As component spacing in Integrated Circuits is reduced the problem of parasitic coupling between those components potentially becomes more significant.
Coupling between components in semiconductor device occurs via three principle mechanisms; currents propagating in the bulk semiconductor material, electrical coupling through parasitic capacitance, and magnetic coupling. The first two mechanisms have been relatively reliably addressed using N-wells, on-chip shielding, and effective grounding schemes. However, parasitic magnetic coupling has conventionally been addressed by increasing the distance between components in order to reduce the level of coupling. This is effective but limits the minimum size of devices and restricts layout choices.
Magnetic coupling may cause a number of problems such as frequency pulling, phase errors, and an increased noise level. For example, magnetic coupling between two inductors of a Quadrature Voltage-Controlled Oscillator (QVCO) tends to pull the device towards in-phase or anti-phase operation. Similar problems may arise due to magnetic coupling between the output balun of a Power Amplifier (PA) and a nearby VCO tank, or between a balun and Low Noise Amplifier load inductor.
An approach to reducing parasitic coupling of inductors is described in Jens Masuch, Manuel Delgado-Restituto “Low power 2.4 GHz quadrature generation for Body Area Network applications”, Solid-State Circuits, IEEE Journal of, vol. 45, no. 2, pp. 493-496, 2010. A cancellation network electrically couples between two inductors. An electrical coupling can cause an additional load to the inductor, which can affect the Quality (Q) factor and require increased current. Also, the cancellation network requires use of lumped elements which can de-tune the tank and have to be compensated for.
The embodiments described below are not limited to implementations which solve any or all of the disadvantages of known arrangements for reducing magnetic coupling.
This Summary is provided to introduce a selection of concepts in a simplified form that are further described below in the Detailed Description. This Summary is not intended to identify key features or essential features of the claimed subject matter, nor is it intended to be used as an aid in determining the scope of the claimed subject matter.
An aspect of the invention provides an inductor arrangement comprising: a substrate, a first inductor formed on the substrate; a second inductor formed on the substrate; a first loop formed on the substrate adjacent to the first inductor; and a phasing network connected to the first loop which is arranged to receive an input signal representative of a flow of magnetic flux through the second inductor and to apply a first current to the first loop for generating a flow of magnetic flux for reducing magnetic coupling between the second inductor and the first inductor.
In one or more embodiments, the magnetic flux generated by the first loop compensates for magnetic flux which is coupled between the second inductor and the first inductor, thereby reducing magnetic coupling between the second inductor and the first inductor.
The inductor arrangement can comprise a second loop formed on the substrate adjacent to the second inductor which is arranged to generate a second current in response to a flow of magnetic flux through the second loop and wherein the second current is the signal representative of a flow of flux through the second inductor.
The term “adjacent” can include an arrangement where the first inductor, the second inductor and the first loop are formed in one layer, with the position of the first loop being offset from the first inductor. The second loop can also be formed in the same layer, with the position of the second loop being offset from the second inductor. The term “adjacent” can include an arrangement where the first inductor is formed in one layer and the first loop is formed in a different layer, with the position of the first loop either being aligned with the first inductor, or at least partially offset from the first inductor. Similarly, the second loop can be formed in a different layer to the second inductor, with the position of the second loop either being aligned with the second inductor, or at least partially offset from the second inductor.
The phasing network can be arranged to modify phase of the first current with respect to phase of the input signal.
The phasing network can be arranged to modify amplitude of the first current with respect to amplitude of the input signal.
The phasing network can be arranged to modify a rotational direction of the first current compared to a rotational direction of the second current.
The phasing network can comprise a pair of cross-connects which are connected between respective ends of the first loop and the second loop such that a rotational direction of the first current is reversed compared to a rotational direction of the second current.
The phasing network can be arranged to perform a frequency-selective modifying of the input signal.
The phasing network can be a passive network. Alternatively, the phasing network can comprise at least one amplifier.
The phasing network can be arranged to sense the input signal and to vary a property of the first current in response to the input signal.
The phasing network can be arranged to sense a third harmonic inter-modulation product of the input signal.
The phasing network can be adjustable.
The first loop can be positioned on a side of the first inductor nearest to the second inductor and the second loop can be positioned on a side of the second inductor nearest to the first inductor.
The phasing network can be positioned between the first loop and the second loop.
The first loop can be symmetrical about a line of symmetry between a centre of the first inductor and a centre of the second inductor.
The second inductor can form part of a circuitry module with an electrical connection between the circuitry module and the phasing network for providing the signal representative of a flow of flux through the second inductor.
The second inductor can form part of a circuitry module which comprises a further inductor. The inductor arrangement can further comprise a second loop formed on the substrate adjacent to the further inductor which is arranged to generate a second current in response to a flow of magnetic flux through the second loop and wherein the second current is the signal representative of a flow of flux through the second inductor.
The inductor arrangement can be in the form of an integrated circuit.
The substrate can be a semiconductor material, such as Silicon. If a manufacturing process such as reconstituted wafer is used, then the substrate can comprise a combination of a layer of semiconductor material and an additional layer, or layers, of material.
An aspect of the invention provides a method of manufacturing an inductor arrangement on a substrate comprising: forming a first inductor on the substrate; forming a second inductor on the substrate; forming a first loop on the substrate adjacent to the first inductor; forming a phasing network connected to the first loop which is arranged to receive an input signal representative of a flow of flux through the second inductor and to apply a first current to the first loop for generating a flow of magnetic flux for reducing magnetic coupling between the second inductor and the first inductor.
An aspect of the invention provides a method of reducing magnetic coupling between a first inductor and a second inductor on a substrate, wherein a loop is provided on the substrate adjacent to the first inductor, the method comprising: receiving a signal representative of a flow of flux through the second inductor; and, applying a current to the loop for generating a flow of magnetic flux for reducing magnetic coupling between the second inductor and the first inductor.
The preferred features may be combined as appropriate, as would be apparent to a skilled person, and may be combined with any of the aspects of the invention.
Embodiments of the invention will be described, by way of example, with reference to the following drawings, in which:
Common reference numerals are used throughout the figures to indicate similar features.
Embodiments of the present invention are described below by way of example only. These examples represent the best ways of putting the invention into practice that are currently known to the Applicant although they are not the only ways in which this could be achieved. The description sets forth the functions of the example and the sequence of steps for constructing and operating the example. However, the same or equivalent functions and sequences may be accomplished by different examples.
To help illustrate a problem addressed by the invention,
Each of the inductors 1, 2 shown in
A typical scenario for parasitic magnetic coupling includes an inductor-aggressor and an inductor-victim. An inductor-aggressor generates magnetic flux that is spreading away from the aggressor and couples to the inductor-victim, causing unwanted effects to the circuit. In embodiments of the invention, additional magnetic flux is generated in the vicinity of the inductor-victim to reduce, or cancel out, the magnetic flux of the inductor-aggressor. Advantageously, the additional flux is synchronous, i.e. same frequency, and counter-phase to the magnetic flux of the aggressor to cancel out the magnetic flux of the aggressor.
A phasing network 5 connects to the loop 3 and to the loop 4. The phasing network is arranged to receive an input signal representative of a flow of magnetic flux through the second inductor 2. In
The phasing network 5 can modify the current 14 received from the loop 4 before applying it as a current 13 to the loop 3. As described below, the phasing network 5 can be implemented in various ways. Phasing network 5 can modify one or more of: (i) amplitude and (ii) phase of the current received from the loop 4. Phasing network can modify amplitude and/or phase of the current received from the loop 4 in a frequency-selective manner The phasing network can comprise phase shifting components such as any one or more elements selected from the list of capacitive elements, inductive elements and resistive elements. Additionally, or alternatively, the phasing network 5 can comprise cross-connects which have the effect of reversing the direction of current flow around the loop 3 compared to the direction of current flow around the loop 4.
It has been described how an inductor-aggressor couples with an inductor-victim. Either of the inductors 1, 2 may be the inductor-aggressor. The compensation arrangement described above is fully reciprocal as it does not contain any active circuitry and will work both ways, providing the same level of cancellation. The flux sampled by loop 4 can include part of the flux due to the inductor-victim and this can be accounted for, so it does not impair the cancellation effect.
An approximate model for coupling between two inductors is shown in
Magnetic flux outside the aggressor 2, where r>a, is:
Full_Flux=(½)*mu*pi*I*a (1)
Magnetic flux crossing the victim 1 is:
Flux=mu*I*N/(4*pi)*A*(−(1/r2−1/r1))*(phi2−phi1) (2)
where A is the area of inductor (aggressor) and N is the number of turns of inductor (aggressor).
This model can be used to derive an approximation of an amount of flux coupled between an aggressor and a victim, and an approximation of an amount of flux that will be coupled between an aggressor (or victim) and a loop. One parameter of the loop is the area covered by the loop, which will define the angles at which the loop is visible from the centre of the inductor. In any of the embodiments, one or both of the loops 3, 4 can comprise a single turn or multiple turns. A higher number of turns increases the amount of coupling, as shown in equation (2) above.
If only one layer is available for forming the inductors 1, 2 and loops 3, 4 then each loop 3, 4 can be positioned near to, and laterally offset from, a respective inductor 1, 2. A layout of this kind is shown in
If more than one layer is available for forming the inductors 1, 2 and loops 3, 4 then it is possible to stack an inductor 1, 2 and a respective loop 3, 4. The track of an inductor 1, 2 can be vertically aligned with a track of a respective loop 3, 4, although it is also possible to have some lateral offset between a position of an inductor 1, 2 on one layer and a position of a loop 3, 4 on another layer.
In
X
c
=−X
L,
where Xc is impedance of the capacitive element(s) and XL is impedance of the loops.
When in series resonance, the overall voltage over the circuit is minimised and current through the circuit is maximised. Magnetic coupling is a function of the current. By resonating out some, or all, elements in the coupling loops we effectively reduce the dimensions of the loop by making it more efficiently coupled. Also, at resonance, voltage and currents obey particular phase relationships and placing the circuit in resonance helps to maintain 180 degree phase shift between parts of the magnetic flux to achieve the most efficient cancellation. Referring again to
Embodiments can be realised using a variety of configurations for coupling loops 3, 4. The area covered by the loops 3, 4 and the dimensions of the loops 3,4 can adapt to the footprints of the aggressor inductor and victim inductor. In
In any of the embodiments, the inductors 1, 2 may be of different shape and/or relative size. The cancellation scheme can be applied to inductors which have a Figure-of-8 configuration, and to transformers/baluns.
Advantageously, the loops 3, 4 are located between the inductors 1, 2. This helps to reduce the length of the paths and minimises factors such as losses and phase shifts which would be incurred for longer connecting paths. However, it is possible to locate one of the loops 3, 4, or both of the loops 3, 4 at other positions around the inductors 1, 2. For example, loop 4 can be located on the left-hand side of inductor 2 shown in any of the Figures, which is the side remote from inductor 1. Alternatively, loop 4 can be located on the top or bottom of inductor 2 (in plan view) or at any other angular position around inductor 2. This allows some flexibility in positioning of the loops 3, 4, which may be required when other components on the substrate 6 prevent the configuration shown in the Figures.
The cancellation scheme can be applied to more than two coupling loops, and to an even or odd number of coupling loops. This allows resonant cancellation at more than one frequency.
The phasing network 5 may include elements forming a frequency-selective filter to provide necessary frequency response. The phasing network can be made adjustable to manipulate the amount of cancellation.
The phasing network can be an entirely passive network, which comprises passive devices such as capacitive elements and resistive elements. An advantage of a passive network is that no additional power is consumed. The phasing network may include active elements, such as an amplifier.
In embodiments described above an input signal to phasing network 5 is a current 14 generated by a flow of flux through a loop 4. Current 14 is representative of a flow of magnetic flux through inductor 2. In other embodiments, a signal representative of a flow of magnetic flux through inductor 2 can be provided by an electrical connection between the phasing network 5 and a circuitry module which comprises the inductor 2. Advantageously, the electrical connection is made to a component upstream of the inductor 2, and not to the inductor itself As in the previously described arrangements, there is no direct electrical connection between the inductors 1, 2. To illustrate this,
An advantage of at least one embodiment of the invention is that it can provide a practical way of reducing parasitic magnetic coupling in densely packed layouts on Silicon.
An advantage of at least one embodiment of the invention is that it does not cause any significant impact on the performance of neither aggressor nor victim inductors. Simulations have shown that loss due to the use of the coupling loop 3, 4 is <2% of Q (i.e. not significant) due to interaction of the inductor and coupling loop.
An advantage of at least one embodiment of the invention is that it provides flexibility in realisation of phasing network—including narrow band resonant option as well as wideband option.
An advantage of at least one embodiment of the invention is that it is technology tolerant. It does not exhibit excessive sensitivity to tolerances, and can be realised on different process nodes.
Any range or device value given herein may be extended or altered without losing the effect sought, as will be apparent to the skilled person.
It will be understood that the benefits and advantages described above may relate to one embodiment or may relate to several embodiments. The embodiments are not limited to those that solve any or all of the stated problems or those that have any or all of the stated benefits and advantages.
Any reference to ‘an’ item refers to one or more of those items. The term ‘comprising’ is used herein to mean including the method blocks or elements identified, but that such blocks or elements do not comprise an exclusive list and a method or apparatus may contain additional blocks or elements.
The steps of the methods described herein may be carried out in any suitable order, or simultaneously where appropriate. Additionally, individual blocks may be deleted from any of the methods without departing from the spirit and scope of the subject matter described herein. Aspects of any of the examples described above may be combined with aspects of any of the other examples described to form further examples without losing the effect sought.
It will be understood that the above description of a preferred embodiment is given by way of example only and that various modifications may be made by those skilled in the art. Although various embodiments have been described above with a certain degree of particularity, or with reference to one or more individual embodiments, those skilled in the art could make numerous alterations to the disclosed embodiments without departing from the spirit or scope of this invention.