Claims
- 1. A memory cell configuration, comprising:
a semiconductor substrate; and a multiplicity of memory cells each having a selection transistor with a terminal, a memory transistor with a control electrode, and a ferroelectric capacitor disposed in an integrated manner in said semiconductor substrate, said selection transistor and said memory transistor connected in series through said terminal of said selection transistor, said ferroelectric capacitor connected between said terminal of said selection transistor and said control electrode of said memory transistor.
- 2. The memory cell configuration according to claim 1, including:
a word line, said selection transistor has a gate electrode connected to said word line, and said selection transistor and said memory transistor are MOS transistors; a reference line; and a bit line, said selection transistor and said memory transistor are connected in series between said bit line and said reference line.
- 3. The memory cell configuration according to claim 2, wherein said memory transistor has a terminal connected to said reference line, and including a resistor connected between said control electrode of said memory transistor and said reference line.
- 4. The memory cell configuration according to claim 3, wherein said ferroelectric capacitor has a first electrode, a ferroelectric layer and a second electrode, said ferroelectric layer contains a material selected from the group consisting of strontium bismuth tantalate, lead zirconium titanate, lithium niobate and barium strontium titanate.
- 5. The memory cell configuration according to claim 1, wherein said memory transistor has a terminal and a source/drain region connected to said terminal of said memory transistor and overlapping said control electrode of said memory transistor.
- 6. The memory cell configuration according to claim 5, wherein said overlapping between said source/drain region and said control electrode of said memory transistor amounts to at least 10% of an area of said control electrode.
- 7. The memory cell configuration according to claim 1, wherein said ferroelectric capacitor and said control electrode of said memory transistor have substantially equivalent capacitances.
Priority Claims (1)
Number |
Date |
Country |
Kind |
198 51 866.8 |
Nov 1998 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE99/03044, filed Sep. 23, 1999, which designated the United States.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE99/03044 |
Sep 1999 |
US |
Child |
09854259 |
May 2001 |
US |