Embodiments disclosed herein pertain to memory cells and to methods of forming a capacitor.
Memory is one type of integrated circuitry, and is used in computer systems for storing data. Memory may be fabricated in one or more arrays of individual memory cells. Memory cells may be written to, or read from, using digit lines (which may also be referred to as bit lines, data lines, sense lines, select lines, or data/sense lines) and access lines (which may also be referred to as word lines). The digit lines may conductively interconnect memory cells along columns of the array, and the access lines may conductively interconnect memory cells along rows of the array. Each memory cell may be uniquely addressed through the combination of a digit line and an access line.
Memory cells may be volatile or non-volatile. Non-volatile memory cells can store data for extended periods of time including when the computer is turned off. Volatile memory dissipates and therefore requires being refreshed/rewritten, in many instances multiple times per second. Regardless, memory cells are configured to retain or store memory in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information.
A capacitor is one type of electronic component that may be used in a memory cell. A capacitor has two electrical conductors separated by electrically insulating material. Energy as an electric field may be electrostatically stored within such material. One type of capacitor is a ferroelectric capacitor which has ferroelectric material as at least part of the insulating material. Ferroelectric materials are characterized by having two stable polarized states. Polarization state of the ferroelectric material can be changed by application of suitable programming voltages, and remains after removal of the programming voltage (at least for a time). Each polarization state has a different charge-stored capacitance from the other, and which ideally can be used to write (i.e., store) and read a memory state without reversing the polarization state until such is desired to be reversed. Less desirable, in some memory having ferroelectric capacitors the act of reading the memory state can reverse the polarization. Accordingly, upon determining the polarization state, a re-write of the memory cell is conducted to put the memory cell into the pre-read state immediately after its determination. Regardless, a memory cell incorporating a ferroelectric capacitor ideally is non-volatile due to the bi-stable characteristics of the ferroelectric material that forms a part of the capacitor.
One type of memory cell has a select device electrically coupled in series with a ferroelectric capacitor. Current typically leaks through the select device to adjacent substrate material even when the select device is idle (i.e., when inactive or “off”). This leads to voltage drop at the adjacent electrode of the ferroelectric capacitor, thus creating a voltage differential between the two capacitor electrodes. This results in an electric field being applied across the ferroelectric material when the memory cell is idle. Even if small, such an electric field may start to flip individual dipoles in the ferroelectric material and continue until all are flipped, thus erasing a programmed state of the memory cell. This can occur over a small amount of time, thereby destroying or preventing non-volatility in the memory cell.
A memory cell 9 in accordance with an embodiment of the invention is shown and initially described with reference to a schematic-like
Memory cell 9 comprises a select device 12 and a capacitor 14 electrically coupled in series (i.e., circuit) with select device 12, for example by a conductive (i.e., electrically) path 16 as shown. Capacitor 14 in the depicted diagram may be considered as comprising two conductive capacitor electrodes 18 and 20 having ferroelectric material 19 there-between. Physically, path 16 may simply be a single electrode shared by capacitor 14 and select device 12. Capacitor 14 comprises an intrinsic current (i.e., electrical) leakage path from one of capacitor electrodes 18 or 20 to the other through ferroelectric material 19. Such intrinsic path is diagrammatically shown as a dashed line in a path 22 going around ferroelectric material 19 for clarity in
Memory cell 9 comprises a parallel (i.e., circuit-parallel) current leakage path 26 from one capacitor electrode 18 or 20 to the other. In one embodiment, parallel path 26 has a dominant band gap of 0.4 eV to 5.0 eV, and in one embodiment that is less than that of ferroelectric material 19. Such may be greater than dominant band gap of ferroelectric material 19 if parallel path 26 is sufficiently shorter in length than path 22. Regardless, in one embodiment parallel path 26 has some total resistance (e.g., shown as a resistor 28) that is lower than the total resistance of intrinsic path 22. By way of examples only, total resistance through intrinsic leakage path 22 may be 1×1011-1×1018 ohms and total resistance through parallel leakage path 26 may be 1×107-1×1017 ohms. In one embodiment, the parallel current leakage path is configured so that current there-through when the memory cell is idle is no more than one nanoampere.
Select device 12 may be any existing or yet-to-be-developed select device, including multiple devices. Examples include diodes, field effect transistors, and bipolar transistors. In operation, select device 12 will exhibit current leakage when the memory cell is idle (i.e., when the integrated circuitry associated with memory cell 9 is operationally “on”, but no “read” or “write” operation of memory cell 9 is occurring). A select device current leakage path 30 exists, and is diagrammatically shown as a dashed line around select device 12, although such would be intrinsically/inherently through select device 12 or to underlying substrate (e.g, held at ground or other potential). Leakage path 30 is shown as having some total resistance 32. In one embodiment, parallel path 26 is configured so that current there-through when memory cell 9 is idle is greater than or equal to current leakage through path 30 when memory cell 9 is idle. Such will be dependent upon the construction and materials of select device 12, capacitor 14, parallel path 26, and upon voltages at various points within memory cell 9 in normal operation. Ideally and regardless, such enables voltage at electrodes 18 and 20 to be equal or at least very close to one another (e.g., within 50 millivolts) when idle whereby no or negligible electric field is created within ferroelectric material 19 when memory cell 9 is idle. For example and further, any voltage differential across the capacitor when idle ideally is such that any electric field in ferroelectric material 19 is at least 20 times lower than the intrinsic coercive field of ferroelectric material 19. Such may preclude unintended dipole direction change within ferroelectric material 19. Alternately as examples, such may at least reduce risk of or increase time until unintended dipole direction change within ferroelectric material 19.
In one embodiment, resistor 28 in parallel path 26 is a non-linear resistor between capacitor electrodes 18 and 20 exhibiting overall higher resistance at higher voltages (e.g., between 1 to 5 Volts) than at lower voltages (e.g., less than 250 millivolts). Ideally, such a non-linear resistor is formed towards providing a greater magnitude of reduction of current leakage in parallel path 26 during higher voltage “read” and “write” operations as compared to when idle at lower voltage.
An access line and a digit line (neither being shown) would likely be associated with memory cell 9. For example, select device 12 may be a simple two terminal diode or other two terminal device. A cross point-like array construction may then be used whereby a conductive path 11 as part of first capacitor electrode 18 connects with or is part of an access or digit line (not shown) and a conductive path 13 as part of select device 12 connects with or is part of the other of an access or digit line (not shown). As an alternate example, select device 12 may be a field effect transistor. Then, as an example, conductive path 11 may be part of a capacitor cell electrode 18 that is common to multiple capacitors 14 (not shown) within a memory array or sub-array, component 16 may be one source/drain region of the transistor, and component 13 may be the other. The gate (not shown) of the transistor may be a portion of an access line (not shown), and source/drain component 13 may connect with or be part of a sense line (not shown). Other architectures and constructions could alternately of course be used.
An insulative-comprising material 52 is shown as being above base substrate 50. By way of example only, such is shown as comprising material 53 above base substrate 50, material 54 above material 53, and material 55 above material 54. In this document, unless otherwise indicated, “elevational(ly)”, “higher”, “upper”, “lower”, “top”, “atop”, “bottom”, “above, “below”, “under”, “beneath”, “up”, and “down” are generally with reference to the vertical direction. Further, “vertical” and “horizontal” as used herein are directions that are perpendicular or within 10 degrees of perpendicular relative one another independent of orientation of the substrate in three-dimensional space. “Horizontal” refers to a general direction (i.e., within 10 degrees) along a primary substrate surface and may be relative to which the substrate is processed during fabrication. Also, “extend(ing) elevationally” and “elevationally-extending” in this document encompasses a range from vertical to no more than 45° from vertical. An example material 53 is silicon nitride above silicon dioxide. An example material 54 is doped silicon dioxide, and an example material 55 is silicon nitride. Example thicknesses for materials 53, 54, and 55 are 250 to 500 Angstroms, 0.4 micron to 1.0 micron, and 250 to 500 Angstroms, respectively.
In this document, “thickness” by itself (no preceding directional adjective) is defined as the mean straight-line distance through a given material or region perpendicularly from a closest surface of an immediately adjacent material of different composition or of an immediately adjacent region. Additionally, the various materials or regions described herein may be of substantially constant thickness or of variable thicknesses. If of variable thickness, thickness refers to average thickness unless otherwise indicated, and such material or region will have some minimum thickness and some maximum thickness due to the thickness being variable. As used herein, “different composition” only requires those portions of two stated materials or regions that may be directly against one another to be chemically and/or physically different, for example if such materials or regions are not homogenous. If the two stated materials or regions are not directly against one another, “different composition” only requires that those portions of the two stated materials or regions that are closest to one another be chemically and/or physically different if such materials or regions are not homogenous. In this document, a material, region, or structure is “directly against” another when there is at least some physical touching contact of the stated materials, regions, or structures relative one another. In contrast, “over”, “on”, “adjacent”, “along”, and “against” not preceded by “directly” encompass “directly against” as well as construction where intervening material(s), region(s), or structure(s) result(s) in no physical touching contact of the stated materials, regions, or structures relative one another.
Example construction 10 comprises lower conductor 56 which, for example, may be a conductive line running into and out of the plane of the page upon which
Capacitor 14 comprises a first conductive capacitor electrode 18 that in one embodiment has laterally-spaced walls 58, 59 that individually have a top surface 60. In one embodiment, first capacitor electrode 18 has a bottom 62 extending laterally to and between laterally-spaced walls 58, 59. Alternately and by way of example only, first capacitor electrode 18 may comprise an upwardly and downwardly-open (not shown) conductive material cylinder (e.g., little or no bottom 62 extending between walls 58, 59). Capacitor 14 includes a second conductive capacitor electrode 20 which in the depicted embodiment is laterally between walls 58, 59 of first capacitor electrode 18. Second capacitor electrode 20 is shown as comprising a conductive material 64 (e.g., TiN), a conductive material 66 (e.g., W), and a conductive material 68 (e.g., TiN). For purposes of the continuing discussion, second capacitor electrode 20 may be considered as comprising a portion 70 that is above first capacitor electrode 18. Portion 70 comprises an elevationally-inner surface 71 that is above first capacitor electrode 18, and in one embodiment of which is an elevationally-innermost surface of portion 70 that is above first capacitor electrode 18. Example thicknesses for constructions/materials 18, 64, 66, 68, and 70 are 30 to 50 Angstroms, 30 to 50 Angstroms, 200 to 400 Angstroms, 300 to 500 Angstroms, and 500 to 900 Angstroms.
Ferroelectric material 19 is laterally between walls 58, 59 of first capacitor electrode 18 and laterally-between second capacitor electrode 20 and first capacitor electrode 18. Example ferroelectric materials include ferroelectrics that have one or more of transition metal oxide, zirconium, zirconium oxide, niobium, niobium oxide, hafnium, hafnium oxide, lead zirconium titanate, and barium strontium titanate, and may have dopant therein which comprises one or more of silicon, aluminum, lanthanum, yttrium, erbium, calcium, magnesium, strontium, and a rare-earth element. An example thickness for ferroelectric material 19 is 15 to 200 Angstroms. As asserted above with respect to
Parallel path 26 is shown as being encompassed by or within a material 34. Parallel path 26 is shown as extending between a) elevationally inner surface 71 of portion 70 of second capacitor electrode 20 that is above first capacitor electrode 18, and b) at least one of individual top surfaces 60 (in one embodiment and as shown both top surfaces 60) of laterally-spaced walls 58, 59 of first capacitor electrode 18. As shown, parallel current leakage path 26 is circuit-parallel intrinsic current leakage path 22, and is of lower total resistance than the intrinsic current leakage path. Example materials 34 includes one or more of amorphous silicon, polycrystalline silicon, germanium, chalcogenide (e.g., metal dichalcogenides), silicon-rich silicon nitride, silicon-rich silicon oxide, and intrinsically dielectric material suitably doped with conductivity increasing dopants (e.g., SiO2 and/or Si3N4 doped with one or more of Ti, Ta, Nb, Mo, Sr, Y, Cr, Hf, Zr, W, and lanthanide series ions). Material 34, and thereby parallel path 26, may predominantly (i.e., more than 50 atomic %) comprise such material(s). Any of these materials may be doped or undoped to provide desired total resistance for current leakage flow there-through when memory cell 9 is idle.
In one embodiment, material 34 is homogenous whereby parallel path 26 between capacitor electrodes 18 and 20 is homogenous. In one embodiment, material 34 is non-homogenous whereby parallel path 26 between capacitor electrodes 18 and 20 is non-homogenous. In an embodiment where material 34 and thereby parallel path 26 are non-homogenous, parallel path 26 may have multiple band gaps due to different composition materials therein having different band gaps. Yet, parallel path 26 may have a dominant (meaning controlling) band gap of 0.4 eV to 5.0 eV likely dependent on the respective volumes of the individual different materials within parallel path 26. Accordingly, and regardless, “dominant” is used and applies herein regardless of homogeneity of the particular path/material. In one embodiment, dominant band gap of ferroelectric material 19 may be lower than that of parallel path 26. In one embodiment, minimum length of parallel path 26 is made longer than minimum thickness of ferroelectric material 19. As one example, such a length relationship may be used when density of states in the parallel path is equal to or greater than that in the ferroelectric material when dominant band gaps of the ferroelectric material and parallel path are about the same. As another example, such a length relationship may be used when density of states in the parallel path is equal to or greater than that in the ferroelectric material when dominant band gap of the ferroelectric material is less than that of the parallel path.
In one embodiment and as shown in
In one embodiment, memory cell 9 comprises a select device, for example a select device 12 schematically shown as electrically coupling (in one embodiment directly electrically coupling) with first capacitor electrode 18 through conductor 56 in
In one embodiment, a memory cell comprises a capacitor comprising a first conductive capacitor electrode (e.g., 18, and regardless of whether having laterally-spaced walls). The capacitor comprises a second conductive capacitor electrode (e.g., 20) comprising a portion (e.g., 70) above first capacitor electrode 18. Ferroelectric material (e.g., 19) is between second capacitor electrode 20 and first capacitor electrode 18. The capacitor comprises an intrinsic current leakage path (e.g., 22) from one of the first and second capacitor electrodes to the other through the ferroelectric material. A parallel current leakage path (e.g., 26) is between the second capacitor electrode and the first capacitor electrode. The parallel current leakage path is circuit-parallel the intrinsic path, is of lower total resistance than the intrinsic current leakage path, and comprises an annulus 90 (
In one embodiment, a memory cell comprises a capacitor comprising a first conductive capacitor electrode (e.g., 18, and independent of whether having laterally-spaced walls). The capacitor comprises a second conductive capacitor electrode (e.g., 20, and independent of whether comprising a portion above the first capacitor electrode). Ferroelectric material (e.g., 19) is between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path (e.g., 22) from one of the first and second capacitor electrodes to the other through the ferroelectric material. A circuit-parallel current leakage path (e.g., 26) is between the second capacitor electrode and the first capacitor electrode. The circuit-parallel current leakage path is circuit-parallel the intrinsic current leakage path and of lower total resistance than the intrinsic current leakage path. The circuit-parallel current leakage path is physically-parallel and alongside the ferroelectric material from a bottom surface 93 to a top surface 95 (
Embodiments of the invention encompass methods of forming a capacitor and as well memory cells as identified above independent of method of manufacture. Example such embodiments are described with reference to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
In some embodiments, a memory cell comprises a capacitor having a first conductive capacitor electrode having laterally-spaced walls that individually have a top surface. A second conductive capacitor electrode is laterally between the walls of the first capacitor electrode, and comprises a portion above the first capacitor electrode. Ferroelectric material is laterally between the walls of the first capacitor electrode and laterally between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the ferroelectric material. A parallel current leakage path is between an elevationally-inner surface of the portion of the second capacitor electrode that is above the first capacitor electrode and at least one of the individual top surfaces of the laterally-spaced walls of the first capacitor electrode. The parallel current leakage path is circuit-parallel the intrinsic current leakage path and of lower total resistance than the intrinsic current leakage path.
In some embodiments, a memory cell comprises a capacitor comprising a first conductive capacitor electrode and a second conductive capacitor electrode comprising a portion above the first capacitor electrode. Ferroelectric material is between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the ferroelectric material. A parallel current leakage path is between the second capacitor electrode and the first capacitor electrode. The parallel current leakage path is circuit-parallel the intrinsic path, of lower total resistance than the intrinsic current leakage path, and comprises an annulus.
In some embodiments, a memory cell comprises a capacitor having a first conductive capacitor electrode and a second conductive capacitor electrode. Ferroelectric material is between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the ferroelectric material. A circuit-parallel current leakage path is between the second capacitor electrode and the first capacitor electrode. The circuit-parallel current leakage path is circuit-parallel the intrinsic current leakage path and of lower total resistance than the intrinsic current leakage path. The circuit-parallel current leakage path is physically-parallel and alongside the ferroelectric material from a bottom surface to a top surface of material of the current leakage path.
In some embodiments, a method of forming a capacitor comprises forming a conductive lining in a capacitor opening in insulative-comprising material to comprise a first capacitor electrode of a capacitor being formed in the capacitor opening. The conductive lining has an uppermost surface within the capacitor opening that is below an uppermost surface of the insulative-comprising material immediately laterally adjacent the capacitor opening. A current leakage lining is formed atop the conductive lining within the capacitor opening. Ferroelectric material is formed aside the conductive lining and the current leakage lining in the capacitor opening. The ferroelectric material comprises capacitor insulator material of the capacitor. Conductive material is formed in the capacitor opening to comprise a second capacitor electrode of the capacitor. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the ferroelectric material. The current leakage lining forms a parallel current leakage path that is circuit-parallel the intrinsic current leakage path and of lower total resistance than the intrinsic current leakage path.
In some embodiments, a method of forming a capacitor comprises forming a conductive lining in a capacitor opening in insulative-comprising material to comprise a first capacitor electrode of a capacitor being formed in the capacitor opening. Material of the conductive lining extends outwardly of the capacitor opening and over an uppermost surface of the insulative-comprising material. The capacitor opening with the conductive lining therein is plugged with photoresist. The photoresist and the material of the conductive lining extending outwardly of the capacitor opening over an uppermost surface of the insulative-comprising material are removed back at least to the uppermost surface of the insulative-comprising material. The conductive lining in the capacitor opening is elevationally recessed relative to the uppermost surface of the insulative-comprising material. All remaining of the photoresist is removed from the capacitor opening. After removing the photoresist, a current leakage lining is formed atop the recessed conductive lining within the capacitor opening. Material of the current leakage lining extends outwardly of the capacitor opening and over the uppermost surface of the insulative-comprising material. Ferroelectric material is formed aside the conductive lining and the current leakage lining in the capacitor opening. The ferroelectric material extends outwardly of the capacitor opening and over an uppermost surface of the material of the current leakage lining laterally outward of the capacitor opening. The ferroelectric material comprises capacitor insulator material of the capacitor. Conductive material is formed in the capacitor opening and extends laterally outwardly of the capacitor opening over an uppermost surface of the ferroelectric material laterally outward of the capacitor opening. The conductive material comprises a second capacitor electrode of the capacitor. The material of the current leakage lining, the ferroelectric material, and the conductive material that are laterally outward of the capacitor opening are removed back at least to the elevationally outermost surface of the insulative-comprising material. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the ferroelectric material. The current leakage lining forms a parallel current leakage path that is circuit-parallel the intrinsic current leakage path and of lower total resistance than the intrinsic current leakage path.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.
Number | Name | Date | Kind |
---|---|---|---|
4070653 | Rao et al. | Jan 1978 | A |
6236076 | Arita et al. | May 2001 | B1 |
6242299 | Hickert | Jun 2001 | B1 |
6256220 | Kamp | Jul 2001 | B1 |
6339544 | Chiang et al. | Jan 2002 | B1 |
6370056 | Chen et al. | Apr 2002 | B1 |
6674109 | Fujimori et al. | Jan 2004 | B1 |
6717215 | Fricke et al. | Apr 2004 | B2 |
6717838 | Hosoi | Apr 2004 | B2 |
6862214 | Lee et al. | Mar 2005 | B2 |
6885048 | Tarui et al. | Apr 2005 | B2 |
7180141 | Eliason et al. | Feb 2007 | B2 |
7378286 | Hsu et al. | May 2008 | B2 |
7525830 | Kang | Apr 2009 | B2 |
7558097 | Khellah et al. | Jul 2009 | B2 |
7573083 | Kijima et al. | Aug 2009 | B2 |
7902594 | Mizuki | Mar 2011 | B2 |
8004871 | Kaneko et al. | Aug 2011 | B2 |
8021897 | Sills et al. | Sep 2011 | B2 |
8026546 | Murata et al. | Sep 2011 | B2 |
8304823 | Boescke | Nov 2012 | B2 |
8399874 | Hwang | Mar 2013 | B2 |
8634257 | Hanzawa et al. | Jan 2014 | B2 |
8796085 | Koldiaev | Aug 2014 | B2 |
9159829 | Ramaswamy | Oct 2015 | B1 |
9276092 | Karda | Mar 2016 | B1 |
9305929 | Karda | Apr 2016 | B1 |
9559118 | Karda et al. | Jan 2017 | B2 |
20010039091 | Nakagawa | Nov 2001 | A1 |
20020036313 | Yang et al. | Mar 2002 | A1 |
20020102808 | Pu et al. | Aug 2002 | A1 |
20020125536 | Iwasa et al. | Sep 2002 | A1 |
20030001189 | Fujiwara et al. | Jan 2003 | A1 |
20030006446 | Forbes et al. | Jan 2003 | A1 |
20030021479 | Oku | Jan 2003 | A1 |
20030075753 | Chu et al. | Apr 2003 | A1 |
20030183936 | Ito et al. | Oct 2003 | A1 |
20040002176 | Xu | Jan 2004 | A1 |
20040004240 | Nishikawa | Jan 2004 | A1 |
20040036111 | Nishikawa et al. | Feb 2004 | A1 |
20040070017 | Yang et al. | Apr 2004 | A1 |
20040090815 | Tajiri | May 2004 | A1 |
20040173874 | Saigoh | Sep 2004 | A1 |
20040266045 | Mears et al. | Dec 2004 | A1 |
20050237779 | Kang | Oct 2005 | A1 |
20050282296 | Hsu et al. | Dec 2005 | A1 |
20060014307 | Kweon | Jan 2006 | A1 |
20060118841 | Eliason et al. | Jun 2006 | A1 |
20060124987 | Won et al. | Jun 2006 | A1 |
20060181918 | Shin et al. | Aug 2006 | A1 |
20070035984 | Arai | Feb 2007 | A1 |
20070108524 | Ito et al. | May 2007 | A1 |
20070236979 | Takashima | Oct 2007 | A1 |
20070272960 | Hsu et al. | Nov 2007 | A1 |
20070285970 | Toda et al. | Dec 2007 | A1 |
20080182358 | Cowdery-Corvan et al. | Jul 2008 | A1 |
20080191267 | Shin | Aug 2008 | A1 |
20080217600 | Gidon | Sep 2008 | A1 |
20080225569 | Nawano | Sep 2008 | A1 |
20080265235 | Kamigaichi et al. | Oct 2008 | A1 |
20090029513 | Blanchard | Jan 2009 | A1 |
20090045390 | Rinerson et al. | Feb 2009 | A1 |
20090095950 | Lieber et al. | Apr 2009 | A1 |
20090141547 | Jin | Jun 2009 | A1 |
20090209051 | Kang | Aug 2009 | A1 |
20090250681 | Smythe et al. | Oct 2009 | A1 |
20100039850 | Kitazaki | Feb 2010 | A1 |
20100110753 | Slesazeck | May 2010 | A1 |
20100110758 | Li et al. | May 2010 | A1 |
20100140589 | Ionescu | Jun 2010 | A1 |
20100207168 | Sills et al. | Aug 2010 | A1 |
20100232200 | Shepard | Sep 2010 | A1 |
20100270529 | Lung | Oct 2010 | A1 |
20100321975 | Kimura et al. | Dec 2010 | A1 |
20110012085 | Deligianni et al. | Jan 2011 | A1 |
20110033955 | Kang | Feb 2011 | A1 |
20110037046 | Sato et al. | Feb 2011 | A1 |
20110147888 | Steigerwald et al. | Jun 2011 | A1 |
20110210326 | Suzawa et al. | Sep 2011 | A1 |
20110248324 | Kang | Oct 2011 | A1 |
20110261607 | Tang | Oct 2011 | A1 |
20110292713 | Perner | Dec 2011 | A1 |
20120001144 | Greeley et al. | Jan 2012 | A1 |
20120007167 | Hung et al. | Jan 2012 | A1 |
20120052640 | Fischer et al. | Mar 2012 | A1 |
20120140542 | Liu | Jun 2012 | A1 |
20120164798 | Sills et al. | Jun 2012 | A1 |
20120187363 | Liu | Jul 2012 | A1 |
20120211722 | Kellam et al. | Aug 2012 | A1 |
20120243306 | Karpov et al. | Sep 2012 | A1 |
20120248398 | Liu | Oct 2012 | A1 |
20120256246 | Izumi | Oct 2012 | A1 |
20120280291 | Lee et al. | Nov 2012 | A1 |
20120292584 | Rocklein et al. | Nov 2012 | A1 |
20120292686 | Son et al. | Nov 2012 | A1 |
20120319185 | Liang et al. | Dec 2012 | A1 |
20120327714 | Lue | Dec 2012 | A1 |
20130009125 | Park et al. | Jan 2013 | A1 |
20130020575 | Ishizuka et al. | Jan 2013 | A1 |
20130043455 | Bateman | Feb 2013 | A1 |
20130056698 | Satoh et al. | Mar 2013 | A1 |
20130056699 | Lung | Mar 2013 | A1 |
20130092894 | Sills et al. | Apr 2013 | A1 |
20130099303 | Huang et al. | Apr 2013 | A1 |
20130126816 | Tang et al. | May 2013 | A1 |
20130153984 | Ramaswamy | Jun 2013 | A1 |
20130193400 | Sandhu et al. | Aug 2013 | A1 |
20130214242 | Sandhu | Aug 2013 | A1 |
20140034896 | Ramaswamy et al. | Feb 2014 | A1 |
20140077150 | Ho et al. | Mar 2014 | A1 |
20140097484 | Seol et al. | Apr 2014 | A1 |
20140106523 | Koldiaev | Apr 2014 | A1 |
20140138753 | Ramaswamy et al. | May 2014 | A1 |
20140153312 | Sandhu et al. | Jun 2014 | A1 |
20140252298 | Li et al. | Sep 2014 | A1 |
20140269002 | Jo | Sep 2014 | A1 |
20140269046 | Laurin et al. | Sep 2014 | A1 |
20140353568 | Boniardi et al. | Dec 2014 | A1 |
20150029775 | Ravasio et al. | Jan 2015 | A1 |
20150041873 | Karda et al. | Feb 2015 | A1 |
20150054063 | Karda et al. | Feb 2015 | A1 |
20150097154 | Kim et al. | Apr 2015 | A1 |
20150102280 | Lee | Apr 2015 | A1 |
20150123066 | Gealy et al. | May 2015 | A1 |
20150129824 | Lee et al. | May 2015 | A1 |
20150200202 | Karda et al. | Jul 2015 | A1 |
20150243708 | Ravasio et al. | Aug 2015 | A1 |
20150248931 | Nazarian | Sep 2015 | A1 |
20150311349 | Ramaswamy | Oct 2015 | A1 |
20150340610 | Jung et al. | Nov 2015 | A1 |
20150364565 | Ramaswamy et al. | Dec 2015 | A1 |
20150380641 | Ino et al. | Dec 2015 | A1 |
20160005961 | Ino | Jan 2016 | A1 |
20160043143 | Sakotsubo | Feb 2016 | A1 |
20160104748 | Ravasio et al. | Apr 2016 | A1 |
20160240545 | Karda | Aug 2016 | A1 |
Number | Date | Country |
---|---|---|
1490880 | Apr 2004 | CN |
102263122 | Nov 2011 | CN |
1624479 | Feb 2006 | EP |
H09-232447 | Sep 1997 | JP |
H10-93083 | Oct 1998 | JP |
H11-274429 | Oct 1999 | JP |
10-0799129 | Jan 2008 | KR |
107100863 | Sep 2018 | TW |
WO 1999014761 | Mar 1999 | WO |
WO 2008073529 | Jun 2008 | WO |
PCTUS2017068317 | Apr 2018 | WO |
WO PCTUS2017068317 | Apr 2018 | WO |
Entry |
---|
Pandey et al., “Structural, ferroelectric and optical properties of PZT thin films”, 2005, Physica B, vol. 368, Nov. 2005; pp. 135-142. |
Pontes, et al.; Synthesis, optical and ferroelectric properties of PZT thin films: experimental and theoretical investigation; J. Mater. Chem vol. 22; 2012; pp. 6587-6596. |
Robertson, Band offsets of wide-band-gap oxides and implications for future electronic devices; J. Vac. Sci. Technol., B 18(3): May 2000, pp. 1785-1791. |
Rotaru et al.; Amorphous Phase Influence on the Optical Bandgap of Polysilicon; phys. stat. sol. (a) 171; 1999; pp. 365-370. |
Arimoto et al., “Current Status of Ferroelectric Random-Acess Memory”, MRS Bulletin, Nov. 2004, United Kingdom, pp. 823-828. |
Das et al., “High Performance Multliayer MoS2 Transistors with Scandium Contacts”, NANO Letters, ACS Publications, Dec. 14, 2012, United States, pp. 100-105. |
Kim et al., “A Functional Hybrid Memristor Crossbar-Array/CMOS System for Data Storage and Neuromorphic Applications”, Nano Letters, Dec. 5, 2011, United States, pp. 389-395. |
Lee et al., “Ferroelectric Nonvolatile Nanowire Memory Circuit Using a Single ZnO Nanowire and Copolymer Top Layer”, Advanced Materials vol. 24, 2012, United States, pp. 3020-3025. |
Lee et al., “Internal Resistor of Multi-Functional Tunnel Barrier for Selectivity and Switching Uniformity in Resistive Random Access Memory”, Nanoscale Research Letters, 2014, Germany, 7 pages. |
Lee et al., “MoS2 Nanosheets for Top-Gate Nonvolatile Memory Transistor Channel”, Small vol. 8, No. 20, 2012, Germany, pp. 3111-3115. |
Lembke et al., “Breakdown of High-Performance Monolayer MoS2 Transistors”, ACS Nano (www.acsnano.org), Oct. 2, 2012, United States, pp. A-F. |
Liu et al., “Growth of Large-Area and Highly Crystalline MoS2 Thin Layers on Insulating Substrates”, NANO Letters, ACS Publications, Feb. 27, 2012, United States, pp. 1538-1544. |
Liu et al., “Role of Metal Contacts in Designing High-Performance Monolayer n-Type WSe2 Field Effect Transistors”, NANO Letters, ACS Publications, Mar. 25, 2013, United States, pp. 1983-1990. |
Lous, “Ferroelectric Memory Devices: How to Store the Information of the Future?”, Top Master Programme in Nanoscience, Jul. 2011, Netherlands, 23 pages. |
Min et al., “Nanosheet Thickness-Modulated MoS2 Dielectric Property Evidenced by Field-Effect Transistor Performance”, Nanoscale, The Royal Society of Chemistry, Dec. 3, 2012, United Kingdom, 2 pages. |
Radisavljevic et al., “Single-Layer MoS2 Transistors”, Nature Nanotechnology vol. 6, Mar. 2011, United Kingdom, pp. 147-150. |
Sakai et al., “Recent Progress of Ferroelectric-Gate Field-Effect Transistors and Applications to Nonvolatile Logic and FeNAND Flash Memory”, Materials vol. 3, Nov. 2010, Switzerland, pp. 4950-4964. |
Tokumitsu et al., “Nonvolatile Ferroelectric-gate Field-Effect Transistors using SrBi2Ta2O9/Pt/SrTa2O6/SiON/Si Structures”, Applied Physics Letters vol. 75, No. 4, Jul. 26, 1999, United States, pp. 575-577. |
Wikipedia, “Ferroelectric RAM”, available online at http://en.wikipedia.org/wiki/Ferroelectric_RAM, Feb. 25, 2013, 6 pages. |
Zhan et al., “Large Area Vapor Phase Growth and Characterization of MoS2 Atomic Layers on SiO2 Substrate”, Department of Mechanical Engineering & Materials Science, Rice University, Feb. 15, 2012, United States, 24 pages. |
Zhang et al., “Ambipolar MoS2 Thin Flake Transistors”, NANO Letters, ACS Publications, Jan. 25, 2012, United States, pp. 1136-1140. |
Number | Date | Country | |
---|---|---|---|
20180197870 A1 | Jul 2018 | US |