Embodiments disclosed herein pertain to memory cells.
Memory is one type of integrated circuitry, and is used in computer systems for storing data. Memory may be fabricated in one or more arrays of individual memory cells. Memory cells may be written to, or read from, using digit lines (which may also be referred to as bit lines, data lines, sense lines, or data/sense lines) and access lines (which may also be referred to as word lines). The digit lines may conductively interconnect memory cells along columns of the array, and the access lines may conductively interconnect memory cells along rows of the array. Each memory cell may be uniquely addressed through the combination of a digit line and an access line.
Memory cells may be volatile or non-volatile. Non-volatile memory cells can store data for extended periods of time including when the computer is turned off. Volatile memory dissipates and therefore requires being refreshed/rewritten, in many instances multiple times per second. Regardless, memory cells are configured to retain or store memory in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information.
A capacitor is one type of electronic component that may be used in a memory cell. A capacitor has two electrical conductors separated by electrically insulating material. Energy as an electric field may be electrostatically stored within such material. One type of capacitor is a ferroelectric capacitor which has ferroelectric material as at least part of the insulating material. Ferroelectric materials are characterized by having two stable polarized states. Polarization state of the ferroelectric material can be changed by application of suitable programming voltages, and remains after removal of the programming voltage (at least for a time). Each polarization state has a different charge-stored capacitance from the other, and which ideally can be used to write (i.e., store) and read a memory state without reversing the polarization state until such is desired to be reversed. Less desirable, in some memory having ferroelectric capacitors the act of reading the memory state can reverse the polarization. Accordingly, upon determining the polarization state, a re-write of the memory cell is conducted to put the memory cell into the pre-read state immediately after its determination. Regardless, a memory cell incorporating a ferroelectric capacitor ideally is non-volatile due to the bi-stable characteristics of the ferroelectric material that forms a part of the capacitor.
One type of memory cell has a select device electrically coupled in series with a ferroelectric capacitor. Current typically leaks through the select device to adjacent substrate material even when the select device is idle (i.e., when inactive or “off”). This leads to voltage drop at the adjacent electrode of the ferroelectric capacitor, thus creating a voltage differential between the two capacitor electrodes. This results in an electric field being applied across the ferroelectric material when the memory cell is idle. Even if small, such an electric field may start to flip individual dipoles in the ferroelectric material and continue until all are flipped, thus erasing a programmed state of the memory cell. This can occur over a small amount of time, thereby destroying or preventing non-volatility in the memory cell.
A memory cell 10 in accordance with an embodiment of the invention is shown and initially described with reference to a schematic-like
Memory cell 10 comprises a select device 12 and a capacitor 14 electrically coupled in series (i.e., circuit) with select device 12, for example by a conductive (i.e., electrically) path 16 as shown. Capacitor 14 in the depicted diagram may be considered as comprising two conductive capacitor electrodes 18 and 20 having ferroelectric material 19 there-between. Physically, path 16 may simply be a single electrode shared by capacitor 14 and select device 12. Capacitor 14 comprises an intrinsic current (i.e., electrical) leakage path from one of capacitor electrodes 18 or 20 to the other through ferroelectric material 19. Such intrinsic path is diagrammatically shown as a dashed line in a path 22 going around ferroelectric material 19 for clarity in
Memory cell 10 comprises a parallel (i.e., circuit-parallel) current leakage path 26 from one capacitor electrode 18 or 20 to the other. In one embodiment, parallel path 26 has a dominant band gap of 0.4 eV to 5.0 eV, and in one embodiment that is less than that of ferroelectric material 19. Such may be greater than dominant band gap of ferroelectric material 19 if parallel path 26 is sufficiently shorter in length than path 22. Regardless, in one embodiment parallel path 26 has some total resistance (e.g., shown as a resistor 28) that is lower than the total resistance of intrinsic path 22. By way of examples only, total resistance through intrinsic leakage path 22 may be 1×1011−1×1018 ohms and total resistance through parallel leakage path 26 may be 1×109−1×1017 ohms.
Select device 12 may be any existing or yet-to-be-developed select device, including multiple devices. Examples include diodes, field effect transistors, and bipolar transistors. In operation, select device 12 will exhibit current leakage when the memory cell is idle (i.e., when the integrated circuitry associated with memory cell 10 is operationally “on”, but no “read” or “write” operation of memory cell 10 is occurring). A select device current leakage path 30 exists, and is diagrammatically shown as a dashed line around select device 12, although such would be intrinsically/inherently through select device 12 or to underlying substrate (e.g, held at ground or other potential). Leakage path 30 is shown as having some total resistance 32. In one embodiment, parallel path 26 is configured so that current there-through when memory cell 10 is idle is greater than or equal to current leakage through path 30 when memory cell 10 is idle. Such will be dependent upon the construction and materials of select device 12, capacitor 14, parallel path 26, and upon voltages at various points within memory cell 10 in normal operation. Ideally and regardless, such enables voltage at electrodes 18 and 20 to be equal or at least very close to one another (e.g., within 50 millivolts) when idle whereby no or negligible electric field is created within ferroelectric material 19 when memory cell 10 is idle. For example and further, any voltage differential across the capacitor when idle ideally is such that any electric field in ferroelectric material 19 is at least 20 times lower than the intrinsic coercive field of ferroelectric field material 19. Such may preclude unintended dipole direction change within ferroelectric material 19. Alternately as examples, such may at least reduce risk of or increase time until unintended dipole direction change within ferroelectric material 19.
In one embodiment, resistor 28 in parallel path 26 is a non-linear resistor between capacitor electrodes 18 and 20 exhibiting overall higher resistance at higher voltages (e.g., between 1 to 5 Volts) than at lower voltages (e.g., less than 250 millivolts). Ideally, such a non-linear resistor is formed towards providing a greater magnitude of reduction of current leakage in parallel path 26 during higher voltage “read” and “write” operations as compared to when idle at lower voltage.
An access line and a select line (neither being shown) would likely be associated with memory cell 10. For example select device 12 may be a simple two terminal diode or other two terminal device. A cross point-like array construction may then be used whereby a conductive path 11 as part of capacitor electrode 18 connects with or is part of an access or select line (not shown) and a conductive path 13 as part of select device 12 connects with or is part of the other of an access or select line (not shown). As an alternate example, select device 12 may be a field effect transistor. Then, as an example, conductive path 11 may be part of a capacitor cell electrode 18 that is common to multiple capacitors 14 (not shown) within a memory array or sub-array, component 16 may be one source/drain region of the transistor, and component 13 may be the other. The gate (not shown) of the transistor may be a portion of an access line (not shown), and source/drain component 13 may connect with or be part of a sense line (not shown). Other architectures and constructions could alternately of course be used.
Example conductive materials for capacitor electrodes 18 and 20 include one or more of elemental metal, an alloy of two or more elemental metals, conductive metal compounds, and conductively doped semiconductive material. Example ferroelectric materials 19 include ferroelectrics that have one or more of transition metal oxide, zirconium, zirconium oxide, hafnium, hafnium oxide, lead zirconium titanate, and barium strontium titanate, and may have dopant therein which comprises one or more of silicon, aluminum, lanthanum, yttrium, erbium, calcium, magnesium, strontium, and a rare earth element. Two specific examples are HfxSiyOz and HfxZryOz. Unless otherwise indicated, any of the materials and/or structures described herein may be homogenous or non-homogenous, and regardless may be continuous or discontinuous over any material which such overlie. Further, unless otherwise indicated, each material may be formed using any suitable existing or yet-to-be-developed technique, with atomic layer deposition, chemical vapor deposition, physical vapor deposition, epitaxial growth, diffusion doping, and ion implanting being examples. An example thickness for each of capacitor electrodes 18 and 20 is 25 to 300 Angstroms, while that for ferroelectric material 19 is 15 to 200 Angstroms. In this document, “thickness” by itself (no preceding directional adjective) is defined as the mean straight-line distance through a given material or region perpendicularly from a closest surface of an immediately adjacent material of different composition or of an immediately adjacent region. Additionally, the various materials described herein may be of substantially constant thickness or of variable thicknesses. If of variable thickness, thickness refers to average thickness unless otherwise indicated.
Parallel path 26 is shown as being encompassed by or within a material 34. Example material 34 includes one or more of amorphous silicon, polycrystalline silicon, germanium, chalcogenide (e.g., metal dichalcogenides), silicon-rich silicon nitride, silicon-rich silicon oxide, and intrinsically dielectric material suitably doped with conductivity increasing dopants (e.g., SiO2 and/or and Si3N4 doped with one or more of Ti, Ta, Nb, Mo, Sr, Y, Cr, Hf, Zr, and lanthanide series ions). Material 34, and thereby parallel path 26, may predominantly (i.e., more than 50 atomic %) comprise such material(s). Any of these materials may be doped or undoped to provide desired total resistance for current leakage flow there-through when memory cell 10 is idle. In one embodiment, material 34 is homogenous whereby parallel path 26 between capacitor electrodes 18 and 20 is homogenous. In one embodiment, material 34 is non-homogenous whereby parallel path 26 between capacitor electrodes 18 and 20 is non-homogenous. In an embodiment where material 34 and thereby parallel path 26 are non-homogenous, parallel path 26 may have multiple band gaps due to different composition materials therein having different band gaps. Yet, parallel path 26 will have a dominant (meaning controlling) band gap of 0.4 eV to 5.0 eV likely dependent on the respective volumes of the individual different materials within parallel path 26. Accordingly and regardless, “dominant” is used and applies herein regardless of homogeneity of the particular path/material. In one embodiment, dominant band gap of ferroelectric material 19 may be lower than that of parallel path 26. In one embodiment, minimum length of parallel path 26 is made longer than minimum thickness of ferroelectric material 19. As one example, such a length relationship may be used when density of states in the parallel path is equal to or greater than that in the ferroelectric material when dominant band gaps of the ferroelectric material and parallel path are about the same. As another example, such a length relationship may be used when density of states in the parallel path is equal to or greater than that in the ferroelectric material when dominant band gap of the ferroelectric material is less than that of the parallel path.
In one embodiment and as shown in
The parallel current leakage path may have minimum length which is equal to, more than, or less than minimum thickness of the ferroelectric material between the two capacitor electrodes. In one embodiment, the parallel path has minimum length within 5% of minimum thickness of the ferroelectric material between the two capacitor electrodes.
Another example embodiment memory cell 10c is shown in
A parallel current leakage path 26c is between second capacitor electrode 18c and a surface 41 of base 40 of first capacitor electrode 20c. Parallel path 26 is circuit-parallel intrinsic path 22 and of lower total resistance than intrinsic path 22. In one embodiment, parallel path 26c is within and through a material 34c having a dominant band gap of 0.4 eV to 5.0 eV, and in one embodiment that is less than band gap of ferroelectric material 19c.
Any suitable technique may be used for making the
Another embodiment memory cell 10e is shown in
Another embodiment memory cell 10f is shown in
In one embodiment, a memory cell (e.g., 10e or 10f) has a first capacitor electrode 20c comprising an annulus 48. Second capacitor electrode 18c/18f is radially within annulus 48 of first capacitor electrode 20c. Ferroelectric material 19e/19f is radially within annulus 48 of first capacitor electrode 20c. Capacitor 14e/14f comprises an intrinsic current leakage path 22 from one of the first and second capacitor electrodes to the other through ferroelectric material 19e/19f. Parallel current leakage path 26e/26f is between second capacitor electrode 18c/18f and a surface of annulus 48 of first capacitor electrode 20c. Parallel path 26e/26f is circuit-parallel intrinsic path 22 and of lower electric total resistance than intrinsic path 22.
In one embodiment, material 34f comprises an annulus 70. In one embodiment, material 34f is directly against an elevationally outermost surface 65 of annulus 48. In one embodiment, ferroelectric material 19f comprises an annulus 50f and material 34f is directly against an elevationally outmost surface 66 of annulus 50f. Any other attribute(s) or construction(s) as described above may be used.
In some embodiments, a memory cell comprises a select device and a capacitor electrically coupled in series with the select device. The capacitor comprises two conductive capacitor electrodes having ferroelectric material there-between. The capacitor comprises an intrinsic current leakage path from one of the capacitor electrodes to the other through the ferroelectric material. There is a parallel current leakage path from the one capacitor electrode to the other. The parallel current leakage path is circuit-parallel the intrinsic path and of lower total resistance than the intrinsic path.
In some embodiments, a memory cell comprises a select device and a capacitor electrically coupled in series with the select device. The capacitor comprises two conductive capacitor electrodes having ferroelectric material there-between. The capacitor comprises an intrinsic current leakage path from one of the capacitor electrodes to the other through the ferroelectric material. There is a parallel current leakage path from the one capacitor electrode to the other. The parallel current leakage path is circuit-parallel the intrinsic path and has a dominant band gap of 0.4 eV to 5.0 eV.
In some embodiments, a memory cell comprises a select device and a capacitor electrically coupled in series with the select device. The capacitor comprises a first conductive capacitor electrode having a base and laterally-spaced walls extending there-from. A second conductive capacitor electrode is laterally between the walls of the first capacitor electrode. A ferroelectric material is laterally between the walls of the first capacitor electrode and laterally between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the ferroelectric material. There is a parallel current leakage path is between the second capacitor electrode and a surface of the base of the first capacitor electrode. The parallel current leakage path is circuit-parallel the intrinsic path and of lower total resistance than the intrinsic path.
In some embodiments, a memory cell comprises a select device and a capacitor electrically coupled in series with the select device. The capacitor comprises a first conductive capacitor electrode having laterally-spaced walls. A second conductive capacitor electrode is laterally between the walls of the first capacitor electrode. Ferroelectric material is laterally between the walls of the first capacitor electrode and laterally between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the ferroelectric material. There is a parallel current leakage path between the second capacitor electrode and a surface of the laterally-spaced walls of the first capacitor electrode. The parallel current leakage path is circuit-parallel the intrinsic path and of lower total resistance than the intrinsic path.
In some embodiments, a memory cell comprises a select device and a capacitor electrically coupled in series with the select device. The capacitor comprises a first conductive capacitor electrode comprising an annulus. A second conductive capacitor electrode is radially within the annulus of the first capacitor electrode. Ferroelectric material is radially within the annulus of the first capacitor electrode between the second capacitor electrode and the first capacitor electrode. The capacitor comprises an intrinsic current leakage path from one of the first and second capacitor electrodes to the other through the ferroelectric material. There is a parallel current leakage path is between the second capacitor electrode and a surface of the annulus of the first capacitor electrode. The parallel current leakage path is circuit-parallel the intrinsic path and of lower total resistance than the intrinsic path.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.
This patent resulted from a divisional application of U.S. patent application Ser. No. 14/623,749, filed Feb. 17, 2015, entitled “Memory Cells”, naming Kamal M. Karda, Qian Tao, Durai Vishak Nirmal Ramaswamy, Haitao Liu, Kirk D. Prall, and Ashonita Chavan as inventors, the disclosure of which is incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
6236076 | Arita et al. | May 2001 | B1 |
6242299 | Hickert | Jun 2001 | B1 |
6256220 | Kamp | Jul 2001 | B1 |
6370056 | Chen et al. | Apr 2002 | B1 |
6717215 | Fricke et al. | Apr 2004 | B2 |
6717838 | Hosoi | Apr 2004 | B2 |
6885048 | Tarui et al. | Apr 2005 | B2 |
7180141 | Eliason et al. | Feb 2007 | B2 |
7525830 | Kang | Apr 2009 | B2 |
7902594 | Ono | Mar 2011 | B2 |
8021897 | Sills et al. | Sep 2011 | B2 |
8304823 | Boescke | Nov 2012 | B2 |
8796085 | Koldiaev | Aug 2014 | B2 |
9276092 | Karda | Mar 2016 | B1 |
20020125536 | Iwasa et al. | Sep 2002 | A1 |
20030001189 | Fujiwara et al. | Jan 2003 | A1 |
20030075753 | Chu et al. | Apr 2003 | A1 |
20030183936 | Ito et al. | Oct 2003 | A1 |
20040002176 | Xu | Jan 2004 | A1 |
20040004240 | Nishikawa | Jan 2004 | A1 |
20040036111 | Nishikawa et al. | Feb 2004 | A1 |
20040090815 | Tajiri | May 2004 | A1 |
20050282296 | Hsu et al. | Dec 2005 | A1 |
20060014307 | Kweon | Jan 2006 | A1 |
20060118841 | Eliason et al. | Jun 2006 | A1 |
20070108524 | Ito et al. | May 2007 | A1 |
20070272960 | Hsu et al. | Nov 2007 | A1 |
20070285970 | Toda et al. | Dec 2007 | A1 |
20080225569 | Nawano | Sep 2008 | A1 |
20090095950 | Lieber et al. | Apr 2009 | A1 |
20090209051 | Kang | Aug 2009 | A1 |
20090250681 | Smythe et al. | Oct 2009 | A1 |
20100039850 | Kitazaki | Feb 2010 | A1 |
20100110753 | Slesazeck | May 2010 | A1 |
20100110758 | Li | May 2010 | A1 |
20100140589 | Ionescu | Jun 2010 | A1 |
20100207168 | Sills et al. | Aug 2010 | A1 |
20100321975 | Kimura et al. | Dec 2010 | A1 |
20110033955 | Kang | Feb 2011 | A1 |
20110210326 | Suzawa et al. | Sep 2011 | A1 |
20110248324 | Kang | Oct 2011 | A1 |
20110292713 | Pemer | Dec 2011 | A1 |
20120164798 | Sills et al. | Jun 2012 | A1 |
20120248398 | Liu | Oct 2012 | A1 |
20120280291 | Lee et al. | Nov 2012 | A1 |
20120292584 | Rocklein et al. | Nov 2012 | A1 |
20120319185 | Liang et al. | Dec 2012 | A1 |
20120327714 | Lue | Dec 2012 | A1 |
20130020575 | Ishizuka et al. | Jan 2013 | A1 |
20130043455 | Bateman | Feb 2013 | A1 |
20130056698 | Satoh et al. | Mar 2013 | A1 |
20130099303 | Huang et al. | Apr 2013 | A1 |
20130126816 | Tang et al. | May 2013 | A1 |
20140034896 | Ramaswamy et al. | Feb 2014 | A1 |
20140077150 | Ho et al. | Mar 2014 | A1 |
20140097484 | Seol et al. | Apr 2014 | A1 |
20140153312 | Sandhu et al. | Jun 2014 | A1 |
20140269002 | Jo | Sep 2014 | A1 |
20140269046 | Laurin et al. | Sep 2014 | A1 |
20150097154 | Kim et al. | Apr 2015 | A1 |
20150129824 | Lee et al. | May 2015 | A1 |
Number | Date | Country |
---|---|---|
2003-045174 | Feb 2003 | JP |
2009-170511 | Jul 2009 | JP |
10-2015-0041705 | Apr 2015 | KR |
449924 | Aug 2001 | TW |
483170 | Apr 2002 | TW |
WO 2008-073529 | Jun 2008 | WO |
WO PCTUS2014047570 | Nov 2014 | WO |
WO PCTUS2015025894 | Jul 2015 | WO |
WO PCTUS2015032999 | Aug 2015 | WO |
WO PCTUS2014047570 | Feb 2016 | WO |
WO PCTUS2016013174 | May 2016 | WO |
WO PCTUS16040131 | Oct 2016 | WO |
WO PCTUS2015025894 | Oct 2016 | WO |
WO PCTUS201642719 | Oct 2016 | WO |
WO PCTUS2015032999 | Dec 2016 | WO |
Entry |
---|
Rotary et al., “Amorphous Phase influence on the Optical Bandgap of Polysilicon”, 1999, phys.stat.sol. a, vol. 171, pp. 365-370, published Jan. 1999. |
Pontes et al., “Synthesis, optical and ferroelectric properties of PZT thin films: experimental and theoretical investigation”, 2012, Journal of Materials Chemistry, vol. 22, pp. 6587-6596, published Apr. 14, 2012. |
U.S. Appl. No. 13/964,309, filed Aug. 12, 2013, Karda et al. |
U.S. Appl. No. 14/152,664, filed Jan. 10, 2014, Karda. |
U.S. Appl. No. 14/260,977, filed Apr. 24, 2014, Ramaswamy. |
U.S. Appl. No. 14/305,459, filed Jun. 16, 2014, Ramaswamy et al. |
U.S. Appl. No. 14/508,912, filed Oct. 7, 2014, Ramaswamy. |
Breakdown of High-Performance Monolayer MoS2 Transistors; Lembke et al.; www.acsnano.org; Oct. 2012; pp. A-F. |
Current Status of Ferroelectric Random-Acess Memory; Arimoto et al.; MRS Bulletin; Nov. 2004; pp. 823-828. |
Das et al.; High Performance Multliayer MoS2 Transistors with Scandium Contacts; NANO Letters; ACS Publications; Dec. 14, 2012; pp. 100-105. |
Ferroelectric Nonvolatile Nanowire Memory Circuit Using a Single ZnO Nanowire and Copolymer Top Layer; Tack Lee et al.; Advanced Materials 2012, 24, pp. 3020-3025. |
Ferroelectric RAM; http://en.wikipedia.org/wiki/Ferroelectric—RAM; Last Modified Feb. 25, 2013; 6 pp. |
Large Area Vapor Phase Growth and Characterization of MoS2 Atomic Layers on SiO2 Substrate; Zhan et al.; Dept. of Mechanical Engineering & Materials Science; Rice University: Feb. 15, 2012; 24 pp. |
Liu et al.; Growth of Large-Area and Highly Crystailine MoS2 Thin Layers on Insulating Substrates; NANO Letters; ACS Publications; Feb. 27, 2012; pp. 1538-1544. |
Min et al.; Nanosheet thickness-modulated MoS2 dielectric property evidenced by field-effect transistor performance; The Royal Society of Chemistry; Dec. 3, 2012; 2 pp. |
MoS 2 Nanosheets for Top-Gate Nonvolatile Memory Transistor Channel; Sung Lee et al.; Small 2012,8, No. 20, pp. 3111-3115. |
Nonvolatile ferroelectric-gate field-effect transistors using SrBi2Ta2O9/Pt/SRTa2O6/SiON/Si structures; E. Tokumitsu; Applied Physics Letters, vol. 75, No. 4; Jul. 26, 1999; pp. 575-577. |
Pandey et al., “Structural, ferroelectric and optical properties of PZT thin films”, 2005, PHYSICA B, vol. 368, Nov. 2005; pp. 135-142. |
R.S. Lous; Ferroelectric Memory Devices, How to store information of the future; Top Master Programme in Nanoscience; Jul. 2011; 23 pp. |
Recent Progress of Ferroelectric-Gate Field-Effect Transistors and Applications to Nonvolatile Logic and FeNAND Flash Memory; Sakai et al.; Materials 2010, 3, Nov. 18, 2010; pp. 4950-4964. |
Robertson, “Band offsets of wide-band-gap oxides and implications for future electronic devices”; J. Vac. Sci. Technol., B 18(3); May 2000; pp. 1785-1791. |
Single-layer MoS2 transistors; Radisavijevic et al.; Nature Nanotechnology; vol. 6; Mar. 2011; pp. 147-150. |
W. Liu et al.; Role of Metal Contacts in Designing High-Performance Monolayer n-Type WSe2 Field Effect Transistors; NANO Letters; ACS Publications; Mar. 25, 2013; pp. 1983-1990. |
Zhang et al.; Ambipolar MoS2 thin Flake Transistors; NANO Letters; ACS Publications; Jan. 25, 2012; pp. 1136-1140. |
Kim et al.; A Functional Hybrid Memristor Crossbar Array/CMOS System for Data Storage and Neuromorphic Applications; Nano Letters; Dec. 5, 2011; pp. 389-395. |
Lee et al.; Internal resistor of multi-functional tunnel barrier for selectivity and switching uniformity in resistive random access memory; Nanoscale Research Letters; 2014; 7 pp. |
Number | Date | Country | |
---|---|---|---|
20160240545 A1 | Aug 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14623749 | Feb 2015 | US |
Child | 15064988 | US |