Wolf, “Silicon Processing for the VLSI Era: vol. 2 -Process Integration,” 1990, Lattice Press, 1st ed., pp. 194-198.* |
Wolf and Tauber, “Silicon Processing for the VLSI Era: vol. 1—Process Technology,” 2000, Lattice Press, 2nd ed., pp. 728-729, 767-770, and 830-831.* |
Choi et al., “Bottom Electrode Structures of Pt/RuO2/Ru for Integration of (Ba,Sr)TiO3 Thin Films on Polysilicon,” Journal of the Electrochemical Society (1999), 146:4189-93. |
Hieda et al., “Low Temperature (Ba,Sr)TiO3 Capacitor Process Integration (LTB) Technology for Gigabit Scaled DRAMs,” International Electron Devices Meeting (Dec. 5-8, 1999), pp. 33.1.1-33.1.4. |
Kim et al., “A DRAM technology using MIM BST capacitor for 0.15μ m DRAM generation and beyond,” 1999 Symposium on VLSI Technology Digest of Technical Papers (Jun. 14-16, 1999), pp. 33-34. |
Kotecki et al., “(Ba,Sr)TiO3 dielectrics for future stacked-capacitor DRAM,” IBM J. Res. Develop. (May 1999), 43:367-382. |
Aoyama et al., “Chemical Vapor Deposition of Ru and Its Application in (Ba,Sr)TiO3 Capacitors for Future Dynamic Random Access Memories,” Jpn. J. Appl. Phys. (1999), 38:2194-99. |
Lee et al., “Integration Processes of (Ba,Sr)TiO3 Capacitor for 1 Gb and Beyond,” 1998 International Electron Devices Meeting (1998), pp. 30.4.1-30.4.4. |
Aoyama et al., “Interfacial Layers between Si and Ru Films Deposited by Sputtering in Ar/O2 Mixture Ambient,” Jpn. J. Appl. Phys. (1998), 37:L242-L244. |
Hwang, “(BaSr)TiO3 thin films for ultra large scale dynamic random access memory. A review on the process integration,” Materials Science & Engineering (Nov. 1998), B56:178-190. |
Izuha et al., “Electrical properties and microstructures of Pt/Ba0.5Sr0.5TiO3/SrRuO3 capacitors,” Appl. Phys. Lett. (Mar. 1997), 70:1405-07. |