Claims
- 1. A memory module comprising:a plurality of pins adapted to be coupled to a connector receptacle of a computer, said plurality of pins comprising 294 pins, with 108 of said pins adapted to couple data signals; a plurality of memory components, each of said memory components selectively electrically coupled to ones of said pins, said plurality of memory components adapted to send and receive data over ones of said plurality of pins; an identification device selectively electrically coupled to ones of said pins; and wherein said memory module is adapted to be used in a memory system that includes switches that couple to each of said pins that couple data signals, said memory module not having switches disposed thereon that couple to each of said pins that couple data signals.
- 2. The memory module of claim 1 wherein pins 5, 7, 11, 13, 15, 17, 21, 23, 25, 27, 31, 33, 35, 37, 41, 43, 45, 47, 51, 53, 75, 77, 81, 83, 85, 87, 91, 93, 95, 97, 101, 103, 105, 107, 109, 111, 113, 152, 154, 158, 160, 162, 164, 168, 170, 172, 174, 178,180, 182, 184, 188, 190, 192, 194, 198, 200, 222, 224, 228, 230, 232, 234, 238, 240, 242, 244, 248, 250, 252, 254, 258 and 260 are adapted to couple data signals.
- 3. The memory module of claim 1 wherein 13 of said pins are adapted to couple address signals.
- 4. The memory module of claim 1 wherein pins 55, 56, 58, 59, 61, 62, 202, 203, 205, 206, 208, 209, 211 are adapted to couple address signals.
- 5. The memory module of claim 1 wherein pins 6, 14, 22, 30, 38, 46, 54, 76, 84, 92, 100, 116, 124, 132, 153, 161, 169, 177, 185, 193, 201, 223, 231, 239, 247, 255, 263, 271 and 279 are adapted to couple voltage.
- 6. The memory module of claim 1 wherein pins 217 and 218 are adapted to couple chip select signals.
- 7. The memory module of claim 1 wherein pin 65 is adapted to couple row address strobe signals.
- 8. The memory module of claim 1 wherein pin 214 is adapted to couple column address strobe signals.
- 9. The memory module of claim 1 wherein pin 67 is adapted to couple write enable signals.
- 10. The memory module of claim 9 wherein pins 70 and 71 are adapted to couple clock signals.
- 11. The memory module of claim 10 wherein pin 215 is adapted to couple clock enable signals.
- 12. A memory module comprising:a plurality of pins adapted to be coupled to a connector receptacle of a computer, said plurality of pins comprising 294 pins; a plurality of memory components, each of said memory components selectively electrically coupled to ones of said pins, said plurality of memory components adapted to send and receive data over ones of said plurality of pins; an identification device selectively electrically coupled to ones of said pins; and wherein at least 108 of said pins couple data signals, said memory module adapted to be used in a memory system that includes switches that couple to each of said pins that couple data signals, said memory module not having switches disposed thereon that couple to each of said pins that couple data signals, and said memory module not including resistors for terminating data signals on said memory module.
- 13. The memory module of claim 12 wherein pins 55, 56, 58, 59, 61, 62, 202, 203, 205, 206, 208, 209, 211 are adapted to couple address signals.
- 14. A memory module comprising:a circuit board having a connector adapted to be coupled to a connector receptacle of a computer, said connector including a first group of contact pads, a second group of contact pads and a third group of contact pads, said first group of contact pads including 108 contact pads adapted to couple data signals, said second group of contact pads adapted to couple address signals and said third group of contact pads adapted to couple control signals; and a plurality of memory components, each of said plurality of memory components disposed on said circuit board and electrically coupled to said connector, said plurality of memory components adapted to send and receive data through said connector, said memory module adapted to be used in a memory system that includes switches that couple to each of said first group of contact pads, said memory module not requiring switches disposed on said memory module for data isolation and not including resistors for terminating data signals.
- 15. The memory module of claim 14 wherein said third group of contact pads include contact pads adapted to couple row address strobe signals, column address strobe signals, chip select signals and write enable signals.
- 16. The memory module of claim 14 wherein said connector includes 294 contact pads.
- 17. The memory module of claim 14 further comprising:an identification device selectively electrically coupled to said connector.
- 18. The memory module of claim 14 wherein said plurality of memory components includes at least one double data rate DRAM.
- 19. The memory module of claim 14 wherein said plurality of memory components includes at least one double data rate SDRAM.
Parent Case Info
This is a divisional of copending application Ser. No. 09/247,256 filed on Feb. 9, 1999 which designated in the U.S.
US Referenced Citations (15)