1. Field of the Invention
The present invention relates generally to integrated circuit memory devices.
2. Description of Related Art
In the manufacturing of high density memory devices, the amount of data per unit area on an integrated circuit can be a critical factor. Thus, as the critical dimensions of the memory devices approach technology limits, techniques for stacking multiple levels of memory cells have been proposed in order to achieve greater storage density and lower costs per bit. Also, new memory technologies are being deployed, including phase change memory, ferromagnetic memory, metal oxide based memory and so on.
The memory technologies being deployed can require a different sequence of manufacturing steps, than do the supporting peripheral circuits such as the logic for address decoders, state machines, and command decoders. As a result of the need to support the manufacturing steps for both the memory array and the peripheral circuits, the manufacturing lines needed to implement memory devices can be more expensive, or compromises are made in the type of circuitry implemented in the peripheral circuits. This leads to higher costs for integrated circuits made using more advanced technologies.
As costs for manufacturing higher and higher memory capacity in integrated circuit memory devices continues to increase, it is desirable to provide an integrated circuit memory structure having a lower manufacturing costs.
An integrated circuit memory device, including a memory circuit and a peripheral circuit, is described which is suitable for low cost manufacturing. The memory circuit and peripheral circuit for the device are implemented in different layers of a stacked structure. The memory circuit layer and the peripheral circuit layer include complementary interconnect surfaces, which upon mating together establish the electrical interconnection between the memory circuit and the peripheral circuit. The memory circuit layer and the peripheral circuit layer can be formed separately using different processes on different substrates in different fabrication lines. This enables the use of independent fabrication process technologies, one arranged for the memory array, and another arranged for the supporting peripheral circuit. The separate circuitry can then be stacked and packaged together.
A method for manufacturing a memory device described herein includes forming a memory circuit comprising a plurality of memory cells. The memory circuit has a first interconnect surface having a first set of interconnect locations. Interconnect locations in the first set of interconnect locations are electrically coupled to corresponding memory cells in the plurality of memory cells. The method also includes forming a peripheral circuit configured to provide control signals to operate the memory circuit. The peripheral circuit has a second interconnect surface with a second set of interconnect locations. The method further includes joining the first interconnect surface of the memory circuit to the second interconnect surface of the peripheral circuit, such that interconnect locations in the first set of interconnect locations are electrically coupled to corresponding interconnect locations in the second set of interconnect locations.
A memory device described herein includes a memory circuit comprising a plurality of memory cells. The memory circuit has a first interconnect surface with a first set of interconnect locations. Interconnect locations in the first set of interconnect locations are electrically coupled to corresponding memory cells in the plurality of memory cells. The memory device also includes a peripheral circuit to provide control signals to operate the memory circuit. The peripheral circuit has a second interconnect surface with a second set of interconnect locations. The second interconnect surface of the peripheral circuit is joined to the first interconnect surface of the memory circuit at an interconnect interface, such that interconnect locations in the first set of interconnect locations are electrically coupled to corresponding interconnect locations in the second set of interconnect locations.
Other aspects and advantages of the present technology can be seen on review of the drawings, the detailed description, and the claims which follow.
A detailed description of embodiments of the present invention is provided with reference to the
The memory circuit 110 includes a memory array 160. Word lines (not shown) are arranged along rows in the memory array 160. Bit lines (not shown) are arranged along columns in the memory array 160 for reading and programming the memory cells (not shown) in the memory array 160. As used herein, the term “access line” refers generally to bit lines, source lines, and/or word lines. The memory circuit 110 may also include also include other circuitry, such as high voltage transistors or drivers, which may provide better performance when included on the same chip as the memory array 160.
The memory circuit 110 includes an interconnect surface 182 having a set of interconnect locations 132. The interconnect locations 132 are arranged in a pattern that defines the vertical electrical interconnection interface of the memory circuit 110.
The memory array 160 may be implemented in a variety of different 2D or 3D memory architectures, including those described above. The memory array 160 may also be implemented with a variety of memory cells, including varieties of random access memory, read only memory, and other nonvolatile memory, using storage technologies such as floating gate, charge trapping, programmable resistance, phase change, etc. In some embodiments, the memory array 160 is implemented using stacked thin film transistor structures such as those described in U.S. Pat. Nos. 7,473,589 and 7,709,334, the disclosures of which are incorporated by reference herein.
The peripheral circuit 175 also includes an interconnect surface 180 having a set of interconnect locations 134. The interconnect locations 134 are arranged in a pattern that defines the vertical electrical interconnection interface of the peripheral circuit 175.
The interconnect interface 181 between the interconnect surface 182 and the and the interconnect surface 180 serves to electrically connect specific interconnect locations 134 to corresponding interconnect locations 132. The interconnect interface 181 also serves to electrically isolate remaining interconnect locations 132, 134 from one another. In doing so, the interconnect interface 181 vertically connects the peripheral circuit 175 to individual access lines in the memory array 160.
The peripheral circuit 175 provides the control signals such as bias signals, timing signals, switch control signals and so on, for operation of the memory circuit 110. The peripheral circuit 175 includes conductors 162 coupled to the word lines in the memory array 160 via the complementary interconnect surfaces 182, 180 and interconnect interface 181. The conductors 162 extend to a row decoder 161. Conductors 164 couple a column decoder 163 to the bit lines in the memory array 160 via the interconnect surfaces 182, 180, interconnect interface 181 and conductors 130. Addresses are supplied on bus 165 to row decoder 161 and column decoder 163. Sense amplifiers and data-in structures 166 are coupled to the column decoder 163 in this example via data bus 167. The column decoder 163 and sense amplifiers in block 166 can be arranged in a page buffer structure allowing for wide, parallel read and write operations. Data is supplied via the data-in line 171 from input/output ports on the integrated circuit memory device 100, to the data-in structures in block 166. In the illustrated embodiment, other circuitry 174 is included in the peripheral circuit 175, such as a general purpose processor or special purpose application circuitry, or a combination of modules providing system-on-a-chip functionality supported by the memory array 160. Data is supplied via the data-out line 172 from the sense amplifiers in block 166 to input/output ports on the peripheral circuit 175, or to other destinations internal or external to the integrated circuit 175.
A controller implemented in this example using bias arrangement state machine 169 controls the application of bias arrangement supply voltages generated or provided through the voltage supply or supplies in block 168, such as read and program voltages. These bias arrangement supply voltages, as well as other control signals, are then provided to the memory circuit 110 through the interconnect surfaces 182, 180 and interconnect interface 181. The controller can be implemented using special-purpose logic circuitry as known in the art. In alternative embodiments, the controller comprises a general-purpose processor, which may be implemented in the peripheral circuit 175, which executes a computer program to control the operations of the device 100. In yet other embodiments, a combination of special-purpose logic circuitry and a general-purpose processor may be utilized for implementation of the controller.
A variety of different techniques can be used for stacking the peripheral circuit 175 and the memory circuit 110 to establish the electrical interconnection via the interconnect interface 181. For example, a patterned conductive material may be applied to one or both of the interconnect surfaces 182, 180. The material may for example be a conductive bonding adhesive or a solder material. The peripheral circuit 175 and the memory circuit 110 can then be stacked such that the interconnect surfaces 182, 180 are mated directly together. In some embodiments, the stacking and bonding processes may be performed using through-silicon-via (TSV) technology such as that described in U.S. Pat. No. 7,683,459 to Ma et al., the disclosure of which is incorporated by reference herein.
In some embodiments, the interconnect interface 181 includes an interposer inserted between the interconnect surfaces 182, 180. An interposer can comprise a semiconductor substrate with metal layers arranged to conduct signals between the interconnect surfaces, and including structures like TSV technology for coupling contacts on one side of the interposer with the other. The interposer includes opposite sides with respective interconnect locations. Conductive members extending between the interconnect locations form conductive pathways between the opposite sides. In some embodiments, the interposer can include additional circuitry, such as amplifiers repeaters, inductors, capacitors and diodes, to support the communication of signals and impedance matching between the layered memory and peripheral circuitry.
The physical separation of the memory circuit 110 and the peripheral circuit 175 enables the use of independent fabrication process technologies, one for the memory circuit 110 and another for the supporting peripheral circuit 175 (and yet another for the optional interposer). For example, the memory circuit 110 and the peripheral circuit 175 can be formed separately using different processes on different substrates in different fabrication lines. As a result, the peripheral circuit 175 can be formed using logic only processes such as those used to form static random access memory (SRAM), rather than the more complicated combined logic/memory processes used for conventional memory. This results in the ability to design a high performance peripheral circuit 175 at low cost. Similarly, the memory circuit 110 can be fabricated using a memory process technology without consideration for the fabrication process technology of the peripheral circuit 175.
Even with the cost of the joining processes, the separate formation of the memory circuit 110 and the peripheral circuit 175 can lower the net cost per memory cell considerably. For example, assume that the memory circuit 110 and the peripheral circuit 175 occupy the same die area and their respective process technologies include no common process steps. Also assume that memory circuit 110 and the peripheral circuit 175 each require the formation of 20 layers of material, at a cost of $50 per layer. Under these assumptions, forming the memory circuit 110 together with the peripheral circuit 175 would result in a die cost of about (20*$50+20*$50)/1000, or $2. In contrast, forming the memory circuit 110 and the peripheral circuit 175 separately results in a die cost of about (20*$50/2000)+(20*$50/2000)+cost of stacking and bonding, or $1 plus the cost of joining processes. Therefore if the cost of joining the circuits is less than $1, then separating the memory and peripheral circuits will be less costly than implementing them on a single wafer.
The physical separation of the memory circuit 110 and the peripheral circuit 175 also enables modularization of each. This modularization can provide different operating modes, such as different read or write operations, for different memory cells on the same memory device 100. These different operating modes enable different memory cells to provide different memory characteristics.
The peripheral circuit 175 generates operational signals for operation of the first and second sets of memory cells 160-1, 160-2. Operational signals are signals generated by control logic in the peripheral circuit 175 to perform operating modes, such as read or write operations, on the first and second sets of memory cells 160-1, 160-2. In the illustrated embodiment, the peripheral circuit 175 generates different operational signals for the first and second sets of memory cells 160-1, 160-2. For example, the operational signals generated by the peripheral circuit 175 to perform a read operation on the first set of memory cells 160-1 may be different from those generated to perform a read operation on the second set of memory cells 160-2. The differences between the operational signals may include for example one or more of different logical sequences, different command sets, and different timing signals.
The different operating modes may be utilized in conjunction with differences between the first and second sets of memory cells 160-1, 160-2 to provide different memory characteristics. For example, the first and second sets of memory cells 160-1, 160-2 may have different types of memory cells, have different array configurations, have different array sizes, and/or include materials with different properties.
The first set of memory cells 160-1 may for example be arranged to provide random access and have relatively short bit line/word line lengths. Such a configuration can provide high program/erase speeds, such as may be required in RAM memory. The second set of memory cells 160-2 may be arranged in a NAND or NOR configuration with relatively long bit line/word line lengths. Such a configuration can provide good array efficiency, such as may be required in flash memory.
The modularization through the use of separate interconnect surfaces 182-1, 182-2 can also enable independent operation of each set of memory cells. For example, a read operation can be performed on one set of memory cells, while at the same time a program operation is being performed on another set of memory cells. This independent operation of the sets of memory cells can also be used to reduce power consumption. For example, power can be provided to only the sets of memory cells which offer desired operational memory characteristics.
In some embodiments, the set of memory cells 160-1, 160-2 commonly share the peripheral circuit 175. Alternatively, similar modularization can occur in some or all of the circuits within the peripheral circuit 175. For example, the peripheral circuit 175 may include sets of sense amplifiers having different operational characteristics such as sense speed. In operation, a given set of sense amplifiers can then be connected and disconnected to different sets of memory cells, thereby providing a large variety of different operating modes.
The memory array 160 includes a plurality word lines 210 extending in parallel along a first direction. As shown in
The memory array 160 also includes a plurality of bit lines 220 extending in parallel along a second direction. As shown in
In the illustrated example, the bit lines 220 overlie the word lines 210. Contact plugs (e.g. 310) connect the bit lines 220 to overlying bit line interconnect locations 132b on the interconnect surface 182. The bit line interconnect locations 132b in this example are in direct contact with corresponding bit line interconnect locations 134b on the interconnect surface 180 of the peripheral circuit 175. As described above, the column decoder 163 is coupled to conductors 164 to apply voltages to selected bit lines 220 through this structure.
Contact plugs (e.g. 320) connect the word lines 210 to corresponding conductive extensions (e.g. 330). The corresponding conductive extensions extend in parallel with the word lines 210 and overly the bit lines 220. Contact plugs (e.g. 340) then connect the conductive extensions to the corresponding word line interconnect locations 132a on the interconnect surface 182. As described above, the row decoder 161 is responsive to addresses to apply voltages to selected word lines 210 through this structure. Ground and other decoders may also be coupled to the memory circuit 110 in a similar fashion, as required by the configuration of the memory circuit 110.
As shown in
The memory circuit 110 may be formed using standard processes as known in the art. Generally, the memory circuit 110 may include memory cells, access lines such as word lines, bit lines and source lines, conductive plugs, doped semiconductor material, advance memory materials, like phase change materials, ferromagnetic materials, high-k dielectrics, and so on, and other structures for use in memory circuits. In some embodiments, the memory circuit 110 includes word line driver and bit line precharge circuitry. In some implementations, part or all of the decoder circuitry can be formed on the memory circuit. In other embodiments, such examples described above, the memory circuit 110 does not include decoder circuitry.
The memory circuit 110 may be implemented in a variety of different 2D or 3D memory architectures, including those described above. The memory array 160 may also be implemented with a variety of memory cells, including read only memory, floating gate, charge trapping, etc. In some embodiments, the memory circuit 110 is formed using stacked thin film transistor techniques such as those described in U.S. Pat. Nos. 7,473,589 and 7,709,334, the disclosure of which was previously incorporated by reference herein.
As part of formation of the memory circuit, one approach to interconnection includes opening vias in the memory circuit 110 at the positions of the interconnect locations 132. Contact plugs can be formed in the vias such that contact is made to corresponding access lines in the memory circuit 110. Overlying interconnect locations 132 are then patterned to contact the contact plugs, thereby forming the interconnect surface 182. The interconnect surface 182 can include thousands of interconnect locations 132. However, for the purposes of illustration a small number which are not to scale are shown in
A variety of different techniques can be used for joining the peripheral circuit 175 and the memory circuit 110 to establish vertical electrical interconnection, including those described above.
In the illustrated embodiment, the memory circuit 110 is inverted and placed on the peripheral circuit 175, with or without an interposer. Alternatively, the peripheral circuit 175 may be placed on top of the memory circuit 110, with or without an interposer.
A plurality of memory circuits 110 may also be stacked upon one another so they behave as a single device prior to joining with the peripheral circuit 175. A cross-sectional view of an exemplary stacked structure 900 is illustrated in
While the present invention is disclosed by reference to the preferred embodiments and examples detailed above, it is to be understood that these examples are intended in an illustrative rather than in a limiting sense. It is contemplated that modifications and combinations will readily occur to those skilled in the art, which modifications and combinations will be within the spirit of the invention and the scope of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
4630086 | Sato et al. | Dec 1986 | A |
4959812 | Momodomi et al. | Sep 1990 | A |
5270969 | Iwahashi | Dec 1993 | A |
5278439 | Ma et al. | Jan 1994 | A |
5286994 | Ozawa et al. | Feb 1994 | A |
5319229 | Shimoji et al. | Jun 1994 | A |
5338952 | Yamauchi | Aug 1994 | A |
5355464 | Fandrich et al. | Oct 1994 | A |
5408115 | Chang | Apr 1995 | A |
5412603 | Schreck et al. | May 1995 | A |
5424569 | Prall | Jun 1995 | A |
5448517 | Iwahashi | Sep 1995 | A |
5483486 | Javanifard et al. | Jan 1996 | A |
5485422 | Bauer et al. | Jan 1996 | A |
5509134 | Fandrich et al. | Apr 1996 | A |
5515324 | Tanaka | May 1996 | A |
5566120 | D'Souza | Oct 1996 | A |
5574929 | Pieterse et al. | Nov 1996 | A |
5602775 | Vo | Feb 1997 | A |
5644533 | Lancaster et al. | Jul 1997 | A |
5668029 | Huang et al. | Sep 1997 | A |
5694356 | Wong et al. | Dec 1997 | A |
5745410 | Yiu et al. | Apr 1998 | A |
5753950 | Kojima | May 1998 | A |
5768192 | Eitan | Jun 1998 | A |
RE35838 | Momodomi et al. | Jul 1998 | E |
5793677 | Hu et al. | Aug 1998 | A |
5835396 | Zhang | Nov 1998 | A |
5872034 | Schlais et al. | Feb 1999 | A |
5877054 | Yamauchi | Mar 1999 | A |
5883409 | Guterman et al. | Mar 1999 | A |
5895949 | Endoh | Apr 1999 | A |
5897351 | Forbes | Apr 1999 | A |
5952692 | Nakazato et al. | Sep 1999 | A |
5966603 | Eitan | Oct 1999 | A |
6011725 | Eitan | Jan 2000 | A |
6026026 | Chan et al. | Feb 2000 | A |
6034896 | Ranaweera et al. | Mar 2000 | A |
6074917 | Chang et al. | Jun 2000 | A |
6096603 | Chang et al. | Aug 2000 | A |
6103572 | Kirihara | Aug 2000 | A |
6151248 | Harari et al. | Nov 2000 | A |
6169693 | Chan et al. | Jan 2001 | B1 |
6172907 | Jenne | Jan 2001 | B1 |
6194272 | Sung | Feb 2001 | B1 |
6215148 | Eitan | Apr 2001 | B1 |
6218700 | Papadas | Apr 2001 | B1 |
6219276 | Parker | Apr 2001 | B1 |
6289175 | De' Longhi | Sep 2001 | B1 |
6297096 | Boaz | Oct 2001 | B1 |
6320786 | Chang et al. | Nov 2001 | B1 |
6322903 | Siniaguine et al. | Nov 2001 | B1 |
6356478 | McCollum | Mar 2002 | B1 |
6363013 | Lu et al. | Mar 2002 | B1 |
6380068 | Jeng et al. | Apr 2002 | B2 |
6396741 | Bloom et al. | May 2002 | B1 |
6436768 | Yang et al. | Aug 2002 | B1 |
6458642 | Yeh et al. | Oct 2002 | B1 |
6469343 | Miura et al. | Oct 2002 | B1 |
6487114 | Jong et al. | Nov 2002 | B2 |
6512696 | Fan et al. | Jan 2003 | B1 |
6522585 | Pasternak | Feb 2003 | B2 |
6538923 | Parker | Mar 2003 | B1 |
6552386 | Wu | Apr 2003 | B1 |
6566699 | Eitan | May 2003 | B2 |
6587903 | Roohparvar | Jul 2003 | B2 |
6614070 | Hirose et al. | Sep 2003 | B1 |
6614694 | Yeh et al. | Sep 2003 | B1 |
6617639 | Wang et al. | Sep 2003 | B1 |
6643181 | Sofer et al. | Nov 2003 | B2 |
6643185 | Wang et al. | Nov 2003 | B1 |
6645813 | Hsieh | Nov 2003 | B1 |
6646924 | Tsai et al. | Nov 2003 | B1 |
6653712 | Knall et al. | Nov 2003 | B2 |
6653733 | Gonzalez et al. | Nov 2003 | B1 |
6657252 | Fried et al. | Dec 2003 | B2 |
6657894 | Yeh et al. | Dec 2003 | B2 |
6670240 | Ogura et al. | Dec 2003 | B2 |
6670671 | Sasago et al. | Dec 2003 | B2 |
6674138 | Halliyal et al. | Jan 2004 | B1 |
6677200 | Lee et al. | Jan 2004 | B2 |
6690601 | Yeh et al. | Feb 2004 | B2 |
6709928 | Jenne et al. | Mar 2004 | B1 |
6714457 | Hsu et al. | Mar 2004 | B1 |
6720614 | Lin et al. | Apr 2004 | B2 |
6720630 | Mandelman et al. | Apr 2004 | B2 |
6731544 | Han et al. | May 2004 | B2 |
6734065 | Yim et al. | May 2004 | B2 |
6737675 | Patel et al. | May 2004 | B2 |
6740928 | Yoshii et al. | May 2004 | B2 |
6744105 | Chen et al. | Jun 2004 | B1 |
6750525 | Yim et al. | Jun 2004 | B2 |
6768661 | Vyvoda et al. | Jul 2004 | B2 |
6784480 | Bhattacharyya | Aug 2004 | B2 |
6795357 | Liu et al. | Sep 2004 | B1 |
6798012 | Ma et al. | Sep 2004 | B1 |
6815805 | Weimer | Nov 2004 | B2 |
6818558 | Rathor et al. | Nov 2004 | B1 |
6825523 | Caprara et al. | Nov 2004 | B2 |
6829175 | Tsai et al. | Dec 2004 | B2 |
6841813 | Walker et al. | Jan 2005 | B2 |
6849905 | Ilkbahar et al. | Feb 2005 | B2 |
6856551 | Mokhlesi et al. | Feb 2005 | B2 |
6858899 | Mahajani et al. | Feb 2005 | B2 |
6858906 | Lee et al. | Feb 2005 | B2 |
6885044 | Ding | Apr 2005 | B2 |
6888750 | Walker et al. | May 2005 | B2 |
6891262 | Nomoto et al. | May 2005 | B2 |
6897514 | Kouznetsov et al. | May 2005 | B2 |
6897533 | Yang et al. | May 2005 | B1 |
6911691 | Tomiie et al. | Jun 2005 | B2 |
6912163 | Zheng et al. | Jun 2005 | B2 |
6925007 | Harari et al. | Aug 2005 | B2 |
6927448 | Liu | Aug 2005 | B2 |
6933555 | Hsieh | Aug 2005 | B2 |
6937511 | Hsu et al. | Aug 2005 | B2 |
6942320 | Chung et al. | Sep 2005 | B2 |
6970383 | Han et al. | Nov 2005 | B1 |
6977201 | Jung | Dec 2005 | B2 |
6995424 | Lee | Feb 2006 | B2 |
6996011 | Yeh et al. | Feb 2006 | B2 |
7005349 | Lee et al. | Feb 2006 | B2 |
7005366 | Chau et al. | Feb 2006 | B2 |
7009882 | Chen et al. | Mar 2006 | B2 |
7012297 | Bhattacharyya | Mar 2006 | B2 |
7015540 | Ishii et al. | Mar 2006 | B2 |
7018895 | Ding | Mar 2006 | B2 |
7026682 | Chung et al. | Apr 2006 | B2 |
7042045 | Kang et al. | May 2006 | B2 |
7057234 | Tiwari | Jun 2006 | B2 |
7071061 | Pittikoun et al. | Jul 2006 | B1 |
7075828 | Lue et al. | Jul 2006 | B2 |
7078762 | Ishii et al. | Jul 2006 | B2 |
7106625 | Yeh | Sep 2006 | B2 |
7115469 | Halliyal et al. | Oct 2006 | B1 |
7115942 | Wang | Oct 2006 | B2 |
7120059 | Yeh | Oct 2006 | B2 |
7129538 | Lee et al. | Oct 2006 | B2 |
7133313 | Shih | Nov 2006 | B2 |
7133317 | Liao et al. | Nov 2006 | B2 |
7135734 | Eldridge et al. | Nov 2006 | B2 |
7151692 | Wu | Dec 2006 | B2 |
7154143 | Jung et al. | Dec 2006 | B2 |
7154779 | Mokhlesi et al. | Dec 2006 | B2 |
7157769 | Forbes | Jan 2007 | B2 |
7158420 | Lung | Jan 2007 | B2 |
7164603 | Shih et al. | Jan 2007 | B2 |
7166513 | Hsu et al. | Jan 2007 | B2 |
7187590 | Zous et al. | Mar 2007 | B2 |
7190614 | Wu | Mar 2007 | B2 |
7209386 | Yeh | Apr 2007 | B2 |
7209389 | Lung et al. | Apr 2007 | B2 |
7209390 | Lue et al. | Apr 2007 | B2 |
7242622 | Hsu et al. | Jul 2007 | B2 |
7250646 | Walker et al. | Jul 2007 | B2 |
7279740 | Bhattacharyya et al. | Oct 2007 | B2 |
7399674 | Chen et al. | Jul 2008 | B2 |
7473589 | Lai et al. | Jan 2009 | B2 |
7683459 | Ma et al. | Mar 2010 | B2 |
7709334 | Lai et al. | May 2010 | B2 |
7944753 | Lee et al. | May 2011 | B2 |
8212298 | Masuoka et al. | Jul 2012 | B2 |
20010012663 | Magri' et al. | Aug 2001 | A1 |
20010045615 | Ajit | Nov 2001 | A1 |
20010055838 | Walker et al. | Dec 2001 | A1 |
20020167844 | Han et al. | Nov 2002 | A1 |
20020179958 | Kim | Dec 2002 | A1 |
20030023603 | Ellison et al. | Jan 2003 | A1 |
20030025147 | Nomoto et al. | Feb 2003 | A1 |
20030030100 | Lee et al. | Feb 2003 | A1 |
20030032242 | Lee et al. | Feb 2003 | A1 |
20030036250 | Lin et al. | Feb 2003 | A1 |
20030042534 | Bhattacharyya | Mar 2003 | A1 |
20030047755 | Lee et al. | Mar 2003 | A1 |
20030067032 | Caprara et al. | Apr 2003 | A1 |
20030146465 | Wu | Aug 2003 | A1 |
20030185055 | Yeh et al. | Oct 2003 | A1 |
20030224564 | Kang et al. | Dec 2003 | A1 |
20040079983 | Chae et al. | Apr 2004 | A1 |
20040084714 | Ishii et al. | May 2004 | A1 |
20040108512 | Iwata et al. | Jun 2004 | A1 |
20040119122 | Ilkbahar et al. | Jun 2004 | A1 |
20040125629 | Scheuerlein et al. | Jul 2004 | A1 |
20040145024 | Chen et al. | Jul 2004 | A1 |
20040183126 | Bae et al. | Sep 2004 | A1 |
20040256679 | Hu | Dec 2004 | A1 |
20050001258 | Forbes | Jan 2005 | A1 |
20050006696 | Noguchi et al. | Jan 2005 | A1 |
20050023603 | Eldridge et al. | Feb 2005 | A1 |
20050062091 | Ding | Mar 2005 | A1 |
20050062098 | Mahajani et al. | Mar 2005 | A1 |
20050074937 | Jung | Apr 2005 | A1 |
20050093054 | Jung | May 2005 | A1 |
20050218522 | Nomoto et al. | Oct 2005 | A1 |
20050219906 | Wu | Oct 2005 | A1 |
20050237801 | Shih | Oct 2005 | A1 |
20050237809 | Shih et al. | Oct 2005 | A1 |
20050237813 | Zous et al. | Oct 2005 | A1 |
20050237815 | Lue et al. | Oct 2005 | A1 |
20050237816 | Lue et al. | Oct 2005 | A1 |
20050255652 | Nomoto et al. | Nov 2005 | A1 |
20050270849 | Lue | Dec 2005 | A1 |
20050281085 | Wu | Dec 2005 | A1 |
20060007732 | Yeh | Jan 2006 | A1 |
20060044872 | Nazarian | Mar 2006 | A1 |
20060088983 | Fujisawa et al. | Apr 2006 | A1 |
20060197145 | Pittikoun et al. | Sep 2006 | A1 |
20060198189 | Lue et al. | Sep 2006 | A1 |
20060198190 | Lue | Sep 2006 | A1 |
20060202252 | Wang et al. | Sep 2006 | A1 |
20060202256 | Harari | Sep 2006 | A1 |
20060202261 | Lue et al. | Sep 2006 | A1 |
20060245246 | Lung | Nov 2006 | A1 |
20060258090 | Bhattacharyya et al. | Nov 2006 | A1 |
20060261401 | Bhattacharyya | Nov 2006 | A1 |
20060275986 | Kobayashi et al. | Dec 2006 | A1 |
20060281260 | Lue | Dec 2006 | A1 |
20070012988 | Bhattacharyya | Jan 2007 | A1 |
20070029625 | Lue et al. | Feb 2007 | A1 |
20070031999 | Ho et al. | Feb 2007 | A1 |
20070032018 | Tuntasood et al. | Feb 2007 | A1 |
20070045718 | Bhattacharyya | Mar 2007 | A1 |
20070069283 | Shih et al. | Mar 2007 | A1 |
20070076477 | Hwang et al. | Apr 2007 | A1 |
20070117323 | Yeh | May 2007 | A1 |
20070138539 | Wu et al. | Jun 2007 | A1 |
20070152313 | Periaman et al. | Jul 2007 | A1 |
20080153200 | Sitaram | Jun 2008 | A1 |
20090230376 | Ryoo et al. | Sep 2009 | A1 |
20090243115 | Lee et al. | Oct 2009 | A1 |
20090302448 | Huang | Dec 2009 | A1 |
Number | Date | Country |
---|---|---|
1411555 | Apr 2004 | EP |
01677311 | Jul 2006 | EP |
01677312 | Jul 2006 | EP |
1689002 | Aug 2006 | EP |
60-032340 | Feb 1985 | JP |
04-199570 | Jul 1992 | JP |
05-243482 | Sep 1993 | JP |
09162313 | Jun 1997 | JP |
11040682 | Feb 1999 | JP |
11233653 | Aug 1999 | JP |
2002368141 | Dec 2002 | JP |
2004363329 | Dec 2004 | JP |
9428551 | Dec 1994 | WO |
0137347 | May 2001 | WO |
Entry |
---|
Search Report mailed May 9, 2008 in European Application No. 06000064.3 filed on Jan. 3, 2006, 3 pages. |
Search Report mailed May 9, 2008 in European Application No. 06000093.2 (Pub. No. EP-01677312) filed on Jan. 3, 2006, 4 pages. |
Search Report mailed Feb. 14, 2007 in European Application No. 06000064.3 filed on Jan. 3, 2006, 7 pages. |
Search Report mailed Feb. 14, 2007 in European Application No. 06000093.2 (Pub. No. EP-01677312) filed on Jan. 3, 2006, 7 pages. |
Search Report mailed Nov. 14, 2007 in European Application No. 06000064.3 filed on Jan. 3, 2006, 4 pages. |
Search Report mailed Nov. 14, 2007 in European Application No. 06000093.2 (Pub. No. EP-01677312) filed on Jan. 3, 2006, 4 pages. |
Aminzadeh et al., “Conduction and Charge Trapping in Polysilicon-Silicon Nitride-Oxide—Silicon Structures under Positive Gate Bias,” IEEETrans. on Electron Dev. 35(4) Apr. 1998 459-467. |
Baik, Seung, et al., “High Speed and Nonvolatile Si Nanocrystal Memory for Scaled Flash Technology using Highly Field-Sensitive Tunnel Barrier,” IEEE IEDM 03-545 22.3.1-22.3.4 (2003). |
Blomme et al., “Multilayer tunneling barriers for nonvolatile memory applications,” Device Research Conf, 2002 60th DRC Digest 153-154. |
Blomme et al., “Write/Erase Cycling Endurance of Memory Cells with SiO2/HfO2 Tunnel Dielectric,” IEEE Trans. on Dev. and Materials Reliability 4(3), Sep. 2004 345-351. |
Buckley, J., et al., “Engineering of ‘Conduction band—Crested Barriers’ or ‘Dielectric Constant—Crested Barriers’ in view of their application of floating-gate non-volatile memory devices,” VLSI 2004, 55-56. |
Bude, J.D., et al., “Secondary Electron Flash—a High Performance, Low Power Flash Technology for 0.35 um and Below,” IEEE IEDM 1997, 11.3.1-11.3.4. |
Chang, Kuo-Tung, et al., “A New SONOS Memory Using Source-Side Injection for Programming,” IEEE Electron Device Letters, vol. 19, No. 7, Jul. 1998, 253-255. |
Chindalore et al., “A New Combination-Erase Technique for Erasing Nitride Based (SONOS) Nonvolatile Memories,” IEEE Electron Dev Lett 24(4) Apr. 2003, 257-259. |
Cho et al., “Simultaneous Hot-Hole Injection at Drain and Source for Efficient Erase and Excellent Endurance in SONOS Flash EEPROM Cells,” IEEE Electron Device Lett., vol. 24, No. 4, Apr. 2003, 260-262. |
Chung, Steve S., et al., “A Novel Leakage Current Separation Technique in a Direct Tunneling Regime Gate Oxide SONOS Memory Cell,” Electron Devices Meeting, 2003. IEDM '03 Technical Digest. IEEE International , Dec. 8-10, 2003 pp. 26.6.1-26.6.4. |
Chung, Steve S., “Low Voltage/Power and High Speed Flash Memory Technology for High Performance and Reliability,” The 3rd WIMNACT—Singapore, Oct. 15, 2003, 1-48. |
De Blauwe, Jan, “Nanocrystal Nonvolatile Memory Devices,” IEEE Transactions on Nanotechnology, vol. 1, No. 1, Mar. 2002, 72-77. |
DiMaria, D.J., et al., “Conduction Studies in Silicon Nitride: Dark Currents and Photocurrents,” IBM J. Res. Dev. May 1977, 227-244. |
Eitan, Boaz, “Can NROM, a 2-bit, Trapping Storage NVM Cell, Give a Real Challenge to Floating Gate Cells?” SSDM, Tokyo, Japan (1999), 3 pages. |
Eitan et al., “NROM: A Novel Localized Trapping, 2-Bit Nonvolatile Memory Cell,” IEEE Electron Device Lett 21(11) Nov. 2000, 543-545. |
Fujiwara, I., et al., “0.13 .mu.m MONOS single transistor memory cell with deparated source lines,” IEDM 1998, 995-998. |
Govoreanu et al., “An Investigation of the Electron Tunneling Leakage Current through Ultathin Oxides/High-k Gate Stacks at Inversion Conditions,” IEEE SISPAD Int'l Conf. Sep. 3-5, 2003, 287-290. |
Govoreanu et al., “Simulation of Nanofloating Gate Memory with High-k Stacked Dielectrics,” IEEE SISPAD Int'l Conf. 305 Sep. 2003, 299-302. |
Govoreanu et al., “VARIOT: A Novel Multilayer Tunnel Barrier Concept for Low-Voltage Nonvolatile Memory Devices,” IEEE Electron Dev. Lett. 24(2) Feb. 2003 94-10. |
Hijaya, S., et al., “High-Speed Write/Erase EAROM Cell with Graded Energy BAnd-Gap Insulator,” Electronics and Comm in Japan, Part 2, vol. 68, No. 2, Jun. 6, 1984, 28-36. |
Hinkle, C.L., et al., “Enhanced tunneling in stacked gate dielectrics with ultra-thin HfO2 (ZrO2) layers sandwiched between thicker SiO2 Layers,” Surface Science Sep. 20, 2004, vol. 566-568, 1185-1189. |
Hirose, M., “Challenges for Future Semiconductor Development,” Microprocesses and Nanotechnology Conference, 2002. Digest of Papers. Microprocesses and Nanotechnology 2002. 2002 International, Nov. 6-8, 2002, p. 2-3, pluse 24 pages from outline. |
Ito et al., “A Novel MINOS Techology Using Gate Hole Injection in Erase Operation for Embedded Nonvolatile Memory Applications,” 2004 Symp. on VLSI Tech Digest of Tech Papers 2004, 80-81. |
Janai, Meir, “Data Retention, Endurance and Acceleration Factors of NROM Devices,” IEEE 41st Annual International Reliability Physics Symposium, Dallas, Texas, 2003, 502-505. |
Kim et al., “Robust Multi-bit Programmable Flash Memory Using a Resonant Tunnel Barrier,” Electron Dev. Mtg. Dec. 5-7, 2005, IEDM Tech Dig. 861-864. |
Kobayashi, T., et al., “A Giga-Scale Assist-Gate (AG)-AND-Type Flash Memory Cell with 20-MB/s Programming Throughput for Content-Downloading Applications,” IEDM 2001, 2.2.1-2.2.4. |
Lahiri, S. K., “MNOS/Floating-Gate Charge Coupled Devices for High Density EEPROMS: A New Concept”, Physics of Semiconductor Devices, Dec. 1997, pp. 951-956, vol. 3316, No. 2. |
Lee, Chang, et al., “A Novel SONOS Structure of SiO2/SiN/Al2O3 with TaN Metal Gate for Multi-Giga Bit Flash Memeries,” IEEE 2003 4 pages. |
Lee, Chungho, et al., “Operational and Reliability Comparison of Discrete-Storage Nonvolatile Memories: Advantages of Single-and Double-Layer Metal Nanocrystals,” IEEE IEDM 03-557 22.6.1-22.6..4 (2003). |
Lee, Jae-Duk, et al., “Effects of Floating-Gate Interference on NAND Flash Memory Cell Operation,” IEEE Electron Device Letters, vol. 23, No. 5, May 2002, 264-266. |
Likharev, “Layered Tunnel Barriers for Nonvolatile Memory Devices,” Appl. Phys. Lett. 73(15) Oct. 1998 2137-2139. |
Liu, Zhizheng et al., “A New Programming Technique for Flash Memory Devices,” International Symposium on VLSI Technology, Systems and Applications, Jun. 8-10, 1999, 195-198. |
Lue et al., “A Novel P-Channel NAND-Type Flash memory with 2-bit/cell Operation and High Programming Throughput (>20 MB/sec),” IEEE 2005, 4 pages. |
Lue et al., “BE-SONOS: A Bandgap Engineered SONOS with Excellent Performance and Reliability,” IEDM Tech Digest, IEEE Int'l Dec. 2005, 547-550. |
Minami et al., “New Scaling Guidelines for MNOS Nonvolatile Memory Devices,” IEEE Trans on Electron Devices 38 (11) Nov. 1991 2519-2526. |
Rippard, W.H., et al., “Ultrathin Aluminum Oxide Tunnel Barriers,” Phys. Rev. Lett. 88(4), Jan. 28, 2002, 4 pages. |
Sasago, Y. et al., “90-nm-node multi-level AG-AND type flash memory with cell size of true 2 F/sup 2//bit and programming throughput of 10 MB/s,” IEDM, 2003, pp. 823-826. |
Shih et al., “A Novel 2-bit/cell Nitride Storage Flash memory with Greater than 1M P/E-cycle Endurance,” IEEE IEDM 2004, pp. 36.3.1-36.3.4. |
Shin, Yoocheol, et al., “High Reliable SONOS-type NAND Flash Memory Cell with Al203 for Top Oxide,” Non-Volatile Semiconductor Memory Workshop, 2003, 2 pages. |
Sung, et al., “Multi-layer SONOS with Direct Tunnel Oxide for High Speed and Long Retention Time,” IEEE 2002 Nanoelectronics Workshop, Jun. 2002, 83-84. |
Takata, M., et al., “New Non-Volatile Memory with Extremely High Density Metal Nano-Dots,” IEEE IEDM 03-553, 22.5.1-22.5.4, date unknown. |
Tsai, W.J., et al., “Data Retention Behavior of a SONOS Type Two-Bit Storage Flash Memory Cell,” Electron Devices Meeting, 2001. IEDM Technical Digest. International , Dec. 2-5, 2001 pp. 32.6.1-32.6.4. |
Walker, et al., “3D TFT-SONOS Memory Cell for Ultra-High Density File Storage Applications,” 2003 Symposium on VLSI Tech Digest of Technical Papers, 29-30. |
Wang, Tahui, et al., “Reliability Models of Data Retention and Read-Disturb in 2-bit Nitride Storage Flash Memory Cells,” Electron Devices Meeting, 2003. IEDM '03 Technical Digest. IEEE International , Dec. 8-10, 2003, pp. 7.4.1-7.4.4. |
White, Marvin, H., et al., “On the Go with SONOS,” Circuits and Devices Magazine, IEEE , vol. 16 , Issue: 4 , Jul. 2000, pp. 22-31. |
Yeh, C.C., et al., “Novel Operation Schemes to Improve Device Reliability in a Localized Trapping Storage SONOS-type Flash Memory,” Electron Devices Meeting, 2003. IEDM '03 Technical Digest. IEEE International , Dec. 8-10, 2003, pp. 7.5.1-7.5.4. |
Number | Date | Country | |
---|---|---|---|
20120267689 A1 | Oct 2012 | US |