Claims
- 1. An improved field effect transistor (FET) with diffused lightly doped source/drain areas comprised of:
- a semiconductor substrate doped with a first conductive type dopant and having field oxide areas on said semiconductor substrate surrounding and electrically isolating device areas;
- a gate oxide layer on said device areas;
- a polysilicon layer doped with a second conductive type dopant on s aid substrate and over said gate oxide and said polysilicon layer patterned to form gate electrodes on said device areas;
- first sidewall spacers composed of silicon nitride on sidewalls of said gate electrodes and on said gate oxide;
- second sidewall spacers formed from a doped glass as a diffusion layer doped with said second conductive type dopant one said first sidewall spacers and contacting said substrate adjacent to said first sidewall spacers;
- doped source/drain areas adjacent to said second sidewall spacers formed by ion implantation of said second conductive type dopant;
- lightly doped source/drain areas under said first sidewall spacers and contiguous with the channels of said FETs formed by diffusion of said second conductive type dopant from said second sidewall spacers.
- 2. The field effect transistor of claim 1, wherein said first conductive type dopant is boron, and said second conductive type dopant is phosphorus, thereby forming N-channel FETs.
- 3. The field effect transistor of claim 1, wherein said first conductive type dopant is phosphorus, and said second conductive type dopant is boron, thereby forming P-channel FETs.
Parent Case Info
This is a division of patent application Ser. No. 08/990,698, filing date Dec. 15, 1997, now U.S. Pat. No. 5,989,966. A Method And A Deep Sub-Micron Field Effect Transistor Structure For Suppressing Short Channel Effect, assigned to the same assignee as the present invention.
US Referenced Citations (11)
Divisions (1)
|
Number |
Date |
Country |
Parent |
990698 |
Dec 1997 |
|