Method and apparatus for an improved upper electrode plate in a plasma processing system

Information

  • Patent Grant
  • 7166200
  • Patent Number
    7,166,200
  • Date Filed
    Monday, September 30, 2002
    22 years ago
  • Date Issued
    Tuesday, January 23, 2007
    18 years ago
Abstract
The present invention presents an improved upper electrode for a plasma processing system, wherein the design and fabrication of an electrode plate coupled to an upper assembly advantageously provides gas injection of a process gas with substantially minimal erosion of the electrode plate.
Description
FIELD OF THE INVENTION

The present invention relates to an improved component for a plasma processing system and more particularly to an upper electrode employed in a plasma processing system to introduce a processing gas.


BACKGROUND OF THE INVENTION

The fabrication of integrated circuits (IC) in the semiconductor industry typically employs plasma to create and assist surface chemistry within a plasma reactor necessary to remove material from and deposit material to a substrate. In general, plasma is formed within the plasma reactor under vacuum conditions by heating electrons to energies sufficient to sustain ionizing collisions with a supplied process gas. Moreover, the heated electrons can have energy sufficient to sustain dissociative collisions and, therefore, a specific set of gases under predetermined conditions (e.g., chamber pressure, gas flow rate, etc.) are chosen to produce a population of charged species and chemically reactive species suitable to the particular process being performed within the chamber (e.g., etching processes where materials are removed from the substrate or deposition processes where materials are added to the substrate).


Although the formation of a population of charged species (ions, etc.) and chemically reactive species is necessary for performing the function of the plasma processing system (i.e. material etch, material deposition, etc.) at the substrate surface, other component surfaces on the interior of the processing chamber are exposed to the physically and chemically active plasma and, in time, can erode. The erosion of exposed components in the plasma processing system can lead to a gradual degradation of the plasma processing performance and ultimately to complete failure of the system.


In order to minimize the damage sustained by exposure to the processing plasma, components of the plasma processing system, known to sustain exposure to the processing plasma, are coated with a protective barrier. For example, components fabricated from aluminum can be anodized to produce a surface layer of aluminum oxide, which is more resistant to the plasma. In another example, a consumable or replaceable component, such as one fabricated from silicon, quartz, alumina, carbon, or silicon carbide, can be inserted within the processing chamber to protect the surfaces of more valuable components that would impose greater costs during frequent replacement. Furthermore, it is desirable to select surface materials that minimize the introduction of unwanted contaminants, impurities, etc. to the processing plasma and possibly to the devices formed on the substrate.


In both cases, the inevitable failure of the protective coating, either due to the integrity of the protective barrier or the integrity of the fabrication of the protective barrier, and the consumable nature of the replaceable components demands frequent maintenance of the plasma processing system. This frequent maintenance can produce costs associated with plasma processing down-time and new plasma processing chamber components, which can be excessive.


SUMMARY OF THE INVENTION

The present invention provides an improved upper electrode for a plasma processing system, wherein the design and fabrication of the upper electrode advantageously addresses the above-identified shortcomings.


It is an object of the present invention to provide an electrode plate configured to be coupled to an upper assembly of a plasma processing system comprising a first surface for coupling the electrode plate to the upper assembly, a second surface, opposite the first surface, comprising a plasma surface configured to face a processing plasma in the plasma processing system and a mating surface for mating with the plasma processing system, and a peripheral edge.


The electrode plate further comprises one or more gas injection orifices, wherein each gas injection orifice comprises an entrant region for receiving a processing gas and an exit region for coupling the processing gas to the plasma processing system, the exit region comprising an injection surface.


The electrode plate further includes a plurality of fastening receptors for receiving fastening devices in order to attach the electrode plate to the upper assembly.


The electrode plate further includes a plenum cavity coupled to the first surface, configured to receive the processing gas, and configured to distribute the processing gas to the one or more gas injection orifices.


The electrode plate further includes a first sealing feature coupled to the first surface of the electrode plate and configured to seal the electrode plate with the upper assembly.


The electrode plate can further comprise a diagnostics port, and a second sealing feature coupled to the first surface of the electrode plate and configured to seal the diagnostics port with the upper assembly. The diagnostics port can include an entrant cavity and an exit through-hole comprising an interior surface.


The electrode plate further comprises a protective barrier formed on a plurality of exposed surfaces of the electrode plate facing the processing plasma.


It is a further object of the present invention that the plurality of exposed surfaces of the electrode plate can comprise the plasma surface of the second surface of the electrode plate. Additionally, the exposed surfaces can further comprise the injection surface of the exit region in the one or more gas injection orifices, and the interior surface of the exit through-hole in the diagnostics port.


The present invention provides a method of producing the electrode plate in the plasma processing system comprising the steps: fabricating the electrode plate; anodizing the electrode plate to form a surface anodization layer on the electrode plate; machining the exposed surfaces on the electrode plate to remove the surface anodization layer; and forming a protective barrier on the exposed surfaces. The present invention may also optionally include machining the first surface of the electrode plate excluding the plenum cavity, the first sealing feature, and the second sealing feature.


The present invention provides another method of producing the electrode plate in the plasma processing system comprising the steps: fabricating the electrode plate; masking the exposed surfaces on the electrode plate to prevent formation of a surface anodization layer; anodizing the electrode plate to form the surface anodization layer on the electrode plate; unmasking the exposed surfaces; and forming a protective barrier on the exposed surfaces. The present invention may also optionally include masking other non-exposed surfaces (e.g., the first surface of the electrode plate excluding the plenum cavity, the first sealing feature, and the second sealing feature).


The present invention provides another method of producing the electrode plate for the upper electrode in the plasma processing system comprising the steps: fabricating the electrode plate; and forming a protective barrier on the exposed surfaces.


The present invention may also include a process of combining machining and masking to prepare the exposed surfaces to receive the protective barrier, and then forming the protective barrier on the exposed surfaces. For example, two of the exposed surfaces can be masked prior to anodizing, and two of the surfaces can be machined after anodizing to create four exposed surfaces on which the protective barrier can be formed.





BRIEF DESCRIPTION OF THE DRAWINGS

These and other advantages of the invention will become more apparent and more readily appreciated from the following detailed description of the exemplary embodiments of the invention taken in conjunction with the accompanying drawings, where:



FIG. 1 shows a simplified block diagram of a plasma processing system comprising an upper electrode including an electrode plate according to an embodiment of the present invention;



FIG. 2 shows a plan view of an electrode plate for a plasma processing system according to an embodiment of the present invention;



FIG. 3 shows a cross-sectional view of an electrode plate for the plasma processing system according to an embodiment of the present invention;



FIG. 4 shows an exploded view of a mating surface and a plasma surface of an electrode plate for the plasma processing system according to an embodiment of the present invention;



FIG. 5 shows an exploded view of a gas injection orifice in an electrode plate for the plasma processing system according to an embodiment of the present invention;



FIG. 6 shows an exploded view of an exit through-hole of a diagnostics port in an electrode plate for the plasma processing system according to an embodiment of the present invention;



FIG. 7 presents a method of producing an electrode plate for the plasma processing system according to an embodiment of the present invention;



FIG. 8 presents a method of producing an electrode plate for the plasma processing system according to another embodiment of the present invention; and



FIG. 9 presents a method of producing an electrode plate for the plasma processing system according to another embodiment of the present invention.





DETAILED DESCRIPTION OF AN EMBODIMENT

According to an embodiment of the present invention, a plasma processing system 1 is depicted in FIG. 1 comprising a plasma processing chamber 10, an upper assembly 20, an electrode plate 24, a substrate holder 30 for supporting a substrate 35, and a pumping duct 40 coupled to a vacuum pump (not shown) for providing a reduced pressure atmosphere 11 in plasma processing chamber 10. Plasma processing chamber 10 can facilitate the formation of a processing plasma in a process space 12 adjacent substrate 35. The plasma processing system 1 can be configured to process various substrates (i.e. 200 mm substrates, 300 mm substrates, or larger).


In the illustrated embodiment, upper assembly 20 can comprise at least one of a cover, a gas injection assembly, and an upper electrode impedance match network. For example, the electrode plate 24 can be coupled to an RF source, and facilitate an upper electrode for the plasma processing system 1. In another alternate embodiment, the upper assembly 20 comprises a cover and an electrode plate 24, wherein the electrode plate 24 is maintained at an electrical potential equivalent to that of the plasma processing chamber 10. For example, the plasma processing chamber 10, the upper assembly 20, and the electrode plate 24 can be electrically connected to ground potential, and facilitate an upper electrode for the plasma processing system 1.


Plasma processing chamber 10 can, for example, further comprise a deposition shield 14 for protecting the plasma processing chamber 10 from the processing plasma in the process space 12, and an optical viewport 16. Optical viewport 16 can comprise an optical window 17 coupled to the backside of an optical window deposition shield 18, and an optical window flange 19 can be configured to couple optical window 17 to the optical window deposition shield 18. Sealing members, such as O-rings, can be provided between the optical window flange 19 and the optical window 17, between the optical window 17 and the optical window deposition shield 18, and between the optical window deposition shield 18 and the plasma processing chamber 10. Optical window deposition shield 18 can extend through an opening 70 within deposition shield 14. Optical viewport 16 can, for example, permit monitoring of optical emission from the processing plasma in process space 12.


Substrate holder 30 can, for example, further comprise a vertical translational device 50 surrounded by a bellows 52 coupled to the substrate holder 30 and the plasma processing chamber 10, and configured to seal the vertical translational device 50 from the reduced pressure atmosphere 11 in plasma processing chamber 10. Additionally, a bellows shield 54 can, for example, be coupled to the substrate holder 30 and configured to protect the bellows 52 from the processing plasma. Substrate holder 10 can, for example, further be coupled to at least one of a focus ring 60, and a shield ring 62. Furthermore, a baffle plate 64 can extend about a periphery of the substrate holder 30.


Substrate 35 can be, for example, transferred into and out of plasma processing chamber 10 through a slot valve (not shown) and chamber feed-through (not shown) via a robotic substrate transfer system where it is received by substrate lift pins (not shown) housed within substrate holder 30 and mechanically translated by devices housed therein. Once substrate 35 is received from substrate transfer system, it is lowered to an upper surface of substrate holder 30.


Substrate 35 can be, for example, affixed to the substrate holder 30 via an electrostatic clamping system. Furthermore, substrate holder 30 can, for example, further include a cooling system including a re-circulating coolant flow that receives heat from substrate holder 30 and transfers heat to a heat exchanger system (not shown), or when heating, transfers heat from the heat exchanger system. Moreover, gas can, for example, be delivered to the backside of substrate 35 via a backside gas system to improve the gas-gap thermal conductance between substrate 35 and substrate holder 30. Such a system can be utilized when temperature control of the substrate is required at elevated or reduced temperatures. In other embodiments, heating elements, such as resistive heating elements, or thermoelectric heaters/coolers can be included.


In the illustrated embodiment, shown in FIG. 1, substrate holder 30 can comprise an electrode through which RF power is coupled to the processing plasma in process space 12. For example, substrate holder 30 can be electrically biased at a RF voltage via the transmission of RF power from a RF generator (not shown) through an impedance match network (not shown) to substrate holder 30. The RF bias can serve to heat electrons to form and maintain plasma. In this configuration, the system can operate as a reactive ion etch (RIE) reactor, wherein the chamber and upper gas injection electrode serve as ground surfaces. A typical frequency for the RF bias can range from 1 MHz to 100 MHz and is preferably 13.56 MHz. RF systems for plasma processing are well known to those skilled in the art.


Alternately, the processing plasma formed in process space 12 can be formed using a parallel-plate, capacitively coupled plasma (CCP) source, an inductively coupled plasma (ICP) source, any combination thereof, and with and without DC magnet systems. Alternately, the processing plasma in process space 12 can be formed using electron cyclotron resonance (ECR). In yet another embodiment, the processing plasma in process space 12 is formed from the launching of a Helicon wave. In yet another embodiment, the processing plasma in process space 12 is formed from a propagating surface wave.


Referring now to an illustrated embodiment of the present invention depicted in FIG. 2 (plan view) and FIG. 3 (cross-sectional view), electrode plate 24 comprises a first surface 82 having a coupling surface 82a for coupling the electrode plate 24 to the upper assembly 20, a second surface 88 comprising a plasma surface 90 configured to face the processing plasma in the plasma processing chamber 10 and a mating surface 92 for mating the electrode plate 80 with the plasma processing chamber 10, and a peripheral edge 94.



FIG. 4 provides an expanded view of the mating surface 92 and the plasma surface 90 in proximity to the peripheral edge 94 of electrode plate 24.


With continuing reference to FIG. 2 and FIG. 3, and as shown in FIG. 5, the electrode plate 24 further includes one or more gas injection orifices 100 coupled to the plenum surface 82b and the second surface 88, wherein each gas injection orifice 100 comprises an entrant region 102 for receiving a processing gas and an exit region 104 for coupling the processing gas to the plasma processing chamber 10, the exit region 104 comprising an injection surface 106 contiguous with the plasma surface 90. The processing gas can, for example, comprise a mixture of gases such as argon, CF4 and O2, or argon, C4F8 and O2 for oxide etch applications, or other chemistries such as, for example, O2/CO/Ar/C4F8, O2/Ar/C4F8, O2/CO/AR/C5F8, O2/CO/Ar/C4F6, O2/Ar/C4F6, N2/H2, N2/O2.


For example, the number of gas injection orifices 100 formed within electrode plate 24 can range from 1 to 10000. Desirably, the number of gas injection orifices 100 ranges from 50 to 500; and, preferably, the number of gas injection orifices 100 is at least 100. Furthermore, for example, a diameter of the gas injection orifice can range from 0.1 to 20 mm. Desirably, the diameter ranges from 0.5 to 5 mm, and preferably ranges from 0.5 to 2 mm. In addition, for example, a length of a gas injection orifice can range from 1 to 20 mm. Desirably, the length ranges from 2 to 15 mm, and preferably ranges from 3 to 12 mm.


Additionally, as shown in FIG. 3, electrode plate 24 comprises a plenum cavity 84 having a plenum surface 82b that is part of the first surface 82, configured to receive the processing gas, and configured to distribute the processing gas to the plurality of gas injection orifices 100.


Additionally, electrode plate 24 can comprise a first sealing feature 86 coupled to the coupling surface 82a of the electrode plate 24 and configured to seal the electrode plate 24 with the upper assembly 20. The first sealing feature can, for example, comprise a dovetail cross-section or rectangular cross-section configured for receiving an O-ring. In an alternate embodiment, an electrical coupling feature (not shown) can be integrated with the coupling surface 82a of the electrode plate 24 in order to provide improved electrical coupling between the electrode plate 24 and the upper electrode 20. The electrical coupling feature can, for example, comprise Spirashield (commercially available from Spira Manufacturing Company), known to those skilled in the art of vacuum processing.


The electrode plate 24 can further include a plurality of fastening receptors 110 for receiving fastening devices (such as bolts) (not shown) in order to attach the electrode plate 24 to the upper assembly 20. For example, the number of fastening receptors 110 formed within electrode plate 24 can range from 1 to 100. Desirably, the number of fastening receptors 110 can range from 5 to 20; and, preferably, the number of fastening receptors 110 is at least 8.


The electrode plate 24 can further comprise a diagnostics port 120, and a second sealing feature 122 coupled to the coupling surface 82a of the electrode plate 24 and configured to seal the diagnostics port 120 with the upper assembly 20. As depicted in FIG. 6, the diagnostics port 120 can include an entrant cavity 124 and an exit through-hole 126 comprising an interior surface 128 contiguous with the plasma surface 90. Similarly, the second sealing feature can, for example, comprise a dovetail cross-section or rectangular cross-section configured for receiving an O-ring. The diagnostics port 120 can be used to couple a diagnostics system (not shown) with the reduced pressure atmosphere 11 of plasma processing chamber 10. For example, the diagnostics system can comprise a pressure manometer.


Additionally, electrode plate 24 can, for example, comprise one or more alignment features 130 in order to provide for proper coupling of the electrode plate 24 to the upper assembly 20. The one or more alignment features 130 can, for example, comprise two slots as shown in FIG. 2.


As illustrated in FIG. 5 and FIG. 6, a plurality of exposed surfaces 140 can comprise the plasma surface 90 of the second surface 88 of the electrode plate 24, the injection surface 106 of the one or more gas injection orifices 100, and the interior surface 128 of the diagnostics port 120. Alternately, the exposed surfaces comprise all surfaces on the electrode plate 24.


Referring now to FIGS. 2 through 6, the electrode plate 24 further comprises a protective barrier 150 formed on the exposed surfaces 140 of the electrode plate 24. In an embodiment of the present invention, the protective barrier 150 can comprise a compound including an oxide of aluminum such as Al2O3. In another embodiment of the present invention, the protective barrier 150 comprises a mixture of Al2O3 and Y2O3. In another embodiment of the present invention, the protective barrier 150 comprises at least one of a III-column element (column III of periodic table) and a Lanthanon element. In another embodiment of the present invention, the III-column element comprises at least one of Yttrium, Scandium, and Lanthanum. In another embodiment of the present invention, the Lanthanon element comprises at least one of Cerium, Dysprosium, and Europium. In another embodiment of the present invention, the compound forming protective barrier 150 comprises at least one of Yttria (Y2O3), Sc2O3, Sc2F3, YF3, La2O3, CeO2, Eu2O3, and DyO3.


In an embodiment of the present invention, the protective barrier 150 formed on electrode plate 24 comprises a minimum thickness, wherein the minimum thickness can be specified as constant across at least one of the exposed surfaces 140. In another embodiment, the minimum thickness can be variable across the exposed surfaces 140. Alternately, the minimum thickness can be constant over a first portion of an exposed surface and variable over a second portion of the exposed surface. For example, a variable thickness can occur on a curved surface, on a corner, or in a hole. For example, the minimum thickness can ranges from 0.5 micron to 500 micron. Desirably; the minimum thickness can range from 100 micron to 200 micron; and, preferably, the minimum thickness is at least 120 micron.



FIG. 7 presents a method of producing the electrode plate in the plasma processing system described in FIG. 1 according to an embodiment of the present invention. A flow diagram 300 begins in 310 with fabricating the electrode plate (e.g., an electrode plate having the characteristics of the plate described with reference to FIGS. 2-6). Fabricating the electrode plate can comprise at least one of machining, casting, polishing, forging, and grinding. For example, each of the elements described above can be machined according to specifications set forth on a mechanical drawing, using conventional techniques including a mill, a lathe, etc. The techniques for machining a component using, for example, a mill or a lathe, are well known to those skilled in the art of machining. The electrode plate can, for example, be fabricated from aluminum.


In 320, the electrode plate is anodized to form a surface anodization layer. For example, when fabricating the electrode plate from aluminum, the surface anodization layer comprises aluminum oxide (Al2O3). Methods of anodizing aluminum components are well known to those skilled in the art of surface anodization.


In 330, the surface anodization layer is removed from the exposed surfaces using standard machining techniques. During the same machining step, or during a separate machining step, other surfaces (e.g., the first surface of the electrode plate excluding the plenum cavity, the first sealing feature, and the second sealing feature) may also be machined (e.g., to produce a flat or bare surface that provides at least one of a good mechanical or electrical contact at the machined surface).


In 340, a protective barrier 150 (as described above) is formed on the exposed surfaces 140. A protective barrier comprising, for example Yttria, can be formed using (thermal) spray coating techniques that are well known to those skilled in the art of ceramic spray coatings. In an alternate embodiment, forming the protective barrier can further comprise polishing the thermal spray coating. For example, polishing the thermal spray coating can comprise the application of sand paper to the sprayed surfaces.



FIG. 8 presents a method of fabricating the electrode plate in the plasma processing system described in FIG. 1 according to another embodiment of the present invention. A flow diagram 400 begins in 410 with machining the electrode plate (e.g., an electrode plate having the characteristics of the plate described with reference to FIGS. 2-6). Fabricating the electrode plate can comprise at least one of machining, casting, polishing, forging, and grinding. For example, each of the elements described above can be machined according to specifications set forth on a mechanical drawing, using conventional techniques including a mill, a lathe, etc. The techniques for machining a component using, for example, a mill or a lathe, are well known to those skilled in the art of machining. The electrode plate can, for example, be fabricated from aluminum.


In 420, exposed surfaces 140 are masked to prevent the formation of a surface anodization layer thereon. Techniques for surface masking and unmasking are well known to those skilled in the art of surface coatings and surface anodization. During the same masking step, or during a separate masking step, other surfaces (e.g., the first surface of the electrode plate excluding the plenum cavity, the first sealing feature, and the second sealing feature) may also be masked (e.g., to maintain a flat or bare surface that provides at least one of a good mechanical or electrical contact at the machined surface).


In 430, the electrode plate is anodized to form a surface anodization layer on the remaining unmasked surfaces. For example, when fabricating the electrode plate with the deposition shield from aluminum, the surface anodization layer comprise aluminum oxide (Al2O3). Methods of anodizing aluminum components are well known to those skilled in the art of surface anodization.


In 440, the exposed surfaces 140 are unmasked, and a protective barrier 150 is formed on the exposed surfaces 140. A protective barrier comprising, for example Yttria, can be formed using (thermal) spray coating techniques that are well known to those skilled in the art of ceramic spray coatings. In an alternate embodiment, forming the protective barrier can further comprise polishing the thermal spray coating. For example, polishing the thermal spray coating can comprise the application of sand paper to the sprayed surfaces.



FIG. 9 presents a method of producing the electrode plate in the plasma processing system described in FIG. 1 according to another embodiment of the present invention. A flow diagram 500 begins in 510 with fabricating the electrode plate (e.g., an electrode plate having the characteristics of the plate described with reference to FIGS. 2-6). Fabricating the electrode plate can comprise at least one of machining, casting, polishing, forging, and grinding. For example, each of the elements described above can be machined according to specifications set forth on a mechanical drawing, using conventional techniques including a mill, a lathe, etc. The techniques for machining a component using, for example, a mill or a lathe, are well known to those skilled in the art of machining. The electrode plate can, for example, be fabricated from aluminum.


In 520, a protective barrier 150 (as described above) is formed on the exposed surfaces 145 of the electrode plate. A protective barrier comprising, for example Yttria, can be formed using (thermal) spray coating techniques that are well known to those skilled in the art of ceramic spray coatings. In an alternate embodiment, forming the protective barrier can further comprise polishing the thermal spray coating. For example, polishing the thermal spray coating can comprise the application of sand paper to the sprayed surfaces.


In an alternate embodiment of the present invention, a mixture of masking and machining prepares the proper number of surfaces to be protected with a protective barrier 150. For example, the plasma surface of the second surface of the electrode plate may be masked to prevent an anodization layer from being formed thereon, while the injection surface of the exit region in the plurality of gas injection orifices is machined after anodization to present a bare, exposed surface.


While not necessary in order to form the protective barrier 150 on the exposed surfaces 140, it is also possible to machine other non-exposed surfaces on which an anodization layer has been formed or to mask other non-exposed surfaces prior to performing anodization (e.g., in order to provide a bare surface for an electrical or mechanical connection between parts). Such surfaces may include surfaces of sealing or mating features.


Although only certain exemplary embodiments of this invention have been described in detail above, those skilled in the art will readily appreciate that many modifications are possible in the exemplary embodiments without materially departing from the novel teachings and advantages of this invention. Accordingly, all such modifications are intended to be included within the scope of this invention.

Claims
  • 1. An upper electrode for a plasma processing system comprising: an electrode plate comprising a first surface for coupling said electrode plate to an upper assembly, a second surface comprising a plasma surface configured to face a processing space in said plasma processing system and a mating surface for mating said electrode plate with said plasma processing system, a peripheral edge, and one or more gas injection orifices coupled to said first surface and said second surface and configured to couple a processing gas to said processing space; a protective barrier coupled to a plurality of exposed surfaces of said electrode plate, said exposed surfaces comprising said plasma surface and said protective barrier being a coating which comprises Yttria; and a diagnostics port comprising an entrant cavity, and an exit through-hole, wherein said exit through-hole comprises an interior surface, wherein said exposed surfaces further comprise said interior surface of said diagnostics port.
  • 2. The upper electrode of claim 1, wherein: said mating surface comprises a first substantially planar surface extending radially inward from said peripheral edge; and said plasma surface comprises a second substantially planar surface radially and axially spaced from said first substantially planar surface, said second substantially planar surface having said one or more gas injection orifices formed therein.
  • 3. The upper electrode of claim 2, wherein said protective barrier is provided on said second substantially planar surface and extends from a center of the upper electrode radially outward, said protective barrier terminating at a location radially between an outer periphery of said first substantially, planar surface and an outer periphery of said second substantially planar surface.
  • 4. The upper electrode of claim 3, wherein said protective barrier is provided only on bare surfaces of the electrode plate not having an anodization layer thereon.
  • 5. The upper electrode of c1aim 2, wherein said plasma surface further comprises a recess recessed from said first substantially planar surface and radially positioned between said first substantially planar surface and said second substantially planar surface.
  • 6. The upper electrode of claim 5, wherein said protective barrier is provided on at least a portion of said recess.
  • 7. The upper electrode of claim 5, wherein said protective barrier is provided on only a portion of said recess.
  • 8. The upper electrode of claim 5, wherein: said plasma surface further comprises a third substantially planar surface radially positioned between said first substantially planar surface and said second substantially planar surface, said third substantially planar surface also being axially positioned between said first substantially planar surface of the mating surface and said second substantially planar surface of the plasma surface; and wherein said recess compnses: a first recess surface recessed from said first substantially planar surface, and a second recess surface recessed from said first recess surface and radially positioned between said first recess surface and said second substantially planar surface.
  • 9. The upper electrode of claim 8, wherein said protective barrier is provided on said second substantially planar surface, said third substantially planar surface, said second recess surface, and a portion of said first recess surface, said protective barrier terminating at a location between said first recess surface and said first substantially planar surface of the mating surface.
  • 10. The upper electrode of claim 9, wherein: said second substantially planar surface is coupled to said third substantially planar surface by a first sidewall which is substantially at a right angle to said second and third substantially planar surfaces, and said third substantially planar surface is coupled to said second recess surface by a second sidewall which is substantially at a right angle to said third substantially planar surface and said second recess surface.
  • 11. The upper electrode of claim 1O, wherein at least one of a first transition from the second substantially planar surface to the first sidewall, a second transition from the first sidewall to the third substantially planar surface, and a third transition from the third substantially planar surface to said second sidewall is rounded.
  • 12. The upper electrode of claim 1, wherein said protective barrier comprises a spray coating.
  • 13. The upper electrode of claim 1, wherein said protective barrier is provided in direct contact with a bare surface of said electrode plate, said bare surface not having an anodization layer thereon.
  • 14. The upper electrode of claim 1, wherein each of said plasma surface and said interior surface of the diagnostics port is a bare surface not having an anodization layer thereon, and said protective barrier is provided in direct contact with said bare surface.
  • 15. The upper electrode of claim 1, further comprising: a plenum cavity formed in and substantially centered on said first surface of the electrode plate; and a plurality of fastening receptors formed in said first surface and circumferentially spaced around said plenum cavity, wherein said diagnostic port is radially positioned between the fastening receptors and the peripheral edge of said electrode plate.
  • 16. The upper electrode of claim 15, wherein said diagnostics port comprises: a diagnostic port recess in said first surface, and said entrant cavity opening to said diagnostic port recess and said exit through-hole opening to said second surface.
  • 17. The upper electrode of claim 16, wherein said protective barrier is provided on at least a portion of said diagnostics port.
  • 18. The upper electrode of claim 17, wherein said portion of said diagnostics port is a bare surface not having an anodization layer thereon.
  • 19. The upper electrode of claim 14, wherein said protective baffler is provided on only a portion of said diagnostics port.
  • 20. The upper electrode of claim 16, wherein: said entrant cavity comprises a tapered opening, said protective baffler is provided on only a portion of said tapered opening adjacent to said exit through hole, and said protective baffler is not provided on a remaining portion of said tapered opening adjacent to said diagnostic port recess, and is not provided on said diagnostic port recess.
  • 21. The upper electrode of claim 15, further comprising a sealing feature configured to seal said diagnostics port when said electrode plate is coupled to said upper assembly.
  • 22. The upper electrode of claim 21, wherein said sealing feature comprises a bare metal not having said protective baffler or an anodization layer provided thereon.
  • 23. The upper electrode of claim 1, wherein: a first portion of said upper electrode has an anodization layer provided thereon; and a second portion of said upper electrode does not have said anodization layer thereon and does not include said protective baffler thereon.
  • 24. The upper electrode of claim 23, wherein said first portion comprises at least one of said mating surface and said peripheral edge.
  • 25. The upper electrode of claim 23, wherein said second portion comprises at least part of said first surface.
  • 26. The upper electrode of claim 23, wherein said second portion comprises said mating surface.
  • 27. The upper electrode of claim 1, wherein at least part of said first surface does not have said coating thereon.
  • 28. The upper electrode of claim 27, wherein said coating is a spray coating.
  • 29. The upper electrode of claim 1, wherein said coating is not provided on said first surface.
  • 30. The upper electrode of claim 1, whercin said first surface comprises: a plenum cavity formed substantially in a center of said first surface; and a coupling surface extending radially outward from an edge of said plenum cavity, wherein: a surface of said plenum cavity has an anodization layer provided thereon, and said coupling surface does not have said anodization layer provided thereon and does not have said protective barrier provided thereon.
  • 31. The upper electrode of claim 30, wherein said plenum cavity comprises a plenum surface having said one or more gas injection orifices formed therein such that said plenum cavity receives said processing gas and distributes said processing gas to said one or more gas injection orifices.
  • 32. The upper electrode of claim 31, wherein said one or more gas injection orifices comprises a plurality of gas injection orifices each comprising: an entrant region that opens to said plenum surface; an exit region that opens to said second surface, wherein: said entrant region has a larger diameter than said exit region, said gas injection orifice further comprising a tapered transition that couples said entrant region to said exit region, and said protective barrier is provided on at least a portion of said gas injection orifice.
  • 33. The upper electrode of claim 32, wherein said portion of said gas injection orifice is a bare surface not having an anodization layer thereon.
  • 34. The upper electrode of claim 32, wherein said protective barrier is provided on only a portion of said gas injection orifice.
  • 35. The upper electrode of claim 33, wherein at least part of said first surface does not include said protective barrier.
  • 36. An upper electrode for a plasma processing system comprising: an electrode plate comprising a first surface for coupling said electrode plate to an upper assembly, a second surface comprising a plasma surface configured to face a processing space in said plasma processing system and a mating surface for mating said electrode plate with said olasma processing system, a peripheral edge. and one or more gas injection orifices coupled to said first surface and said second surface and configured to couple a processing gas to said processing space: and a protective barrier provided on a plurality of exposed surfaces of said electrode plate, said exposed surfaces comprising said plasma surface, wherein said protective barrier is a coating which comprises Yttria, wherein said first surface comprises: a plenum recess formed substantially in a center of the first surface to form a plenum cavity that receives said processing gas and distributes said processing gas to said one or more gas injection orifices formed within the plenum recess in the first surface; a coupling surface extending radially outward from an edge of said plenum recess; a sealing feature formed in the coupling surface and surrounding said plenum recess; and a plurality of fastening receptors radially positioned between said sealing feature and said peripheral edge.
  • 37. The upper electrode of claim 36, wherein: said plenum recess has an anodization layer formed thereon; and said coupling surface does not have said anodization layer formed thereon and does not have said protective baffler provided thereon.
  • 38. The upper electrode of claim 37, wherein said sealing feature does not have said anodization layer formed thereon and does not have said protective baffler provided thereon.
  • 39. The upper electrode of claim 37, wherein said plurality of fastening receptors are circumferentially spaced around said sealing feature, wherein said anodization layer is provided on at least a portion of an interior of each of said fastening receptors.
  • 40. The upper electrode of claim 37, wherein said plurality of fastening receptors are circumferentially spaced around said sealing feature, said upper electrode further comprising a diagnostic port extending from said first surface to said second surface, said diagnostic port being positioned radially outward of said circumferentially spaced fastening receptors.
  • 41. The upper electrode of claim 40, further comprising alignment features opening to said first surface and being positioned on symmetrically opposing sides of said diagnostic port.
  • 42. The upper electrode of claim 41, further comprising another sealing feature surrounding said diagnostic port, wherein said another sealing feature does not have said anodization layer provided thereon and does not have said protective barrier provided thereon.
  • 43. An upper electrode for a plasma processing system comprising: an electrode elate comprising a first surface for coupling said electrode elate to an upper assembly, a second surface comprising a plasma surface configured to face a processing space in said plasma processing system and a mating surface for mating said electrode plate with said plasma processing system, a peripheral edge, and one or more as injection orifices couvled to said first surface and said second surface and configured to couple a processing gas to said processing space: and a protective barrier provided on a plurality of exposed surfaces of said electrode plate. said exposed surfaces comprising said plasma surface, wherein said protective barrier is a coating which comprises Yttria wherein: said mating surface comprises a first substantially planar surface extending radially inward from said peripheral edge; and said plasma surface compnses a second substantially planar surface radially and axially spaced from said first substantially planar surface, said second substantially planar surface having said one or more gas injection orifices formed therein.
  • 44. The upper electrode of claim 43, wherein said protective barrier is provided on said second substantially planar surface and extends from a center of the upper electrode radially outward, said protective barrier terminating at a location radially between an outer periphery of said first substantially planar surface and an outer periphery of said second substantially planar surface.
  • 45. The upper electrode of claim 44, wherein said protective barrier is provided only on bare surfaces of the electrode plate not having an anodization layer thereon.
  • 46. The upper electrode of claim 43, wherein said plasma surface further comprises a recess recessed from said first substantially planar surface and radially positioned between said first substantially planar surface and said second substantially planar surface.
  • 47. The upper electrode of claim 46, wherein said protective barrier is provided on at least a portion of said recess.
  • 48. The upper electrode of claim 46, wherein said protective barrier is provided on only a portion of said recess.
  • 49. The upper electrode of claim 46, wherein: said plasma surface further comprises a third substantially planar surface radially positioned between said first substantially planar surface and said second substantially planar surface, said third substantially planar surface also being axially positioned between said first substantially planar surface of the mating surface and said second substantially planar surface of the plasma surface; and said recess comprises: a first recess surface recessed from said first substantially planar surface, and a second recess surface recessed from said first recess surface and radially positioned between said first recess surface and said second substantially planar surface.
  • 50. The upper electrode of claim 49, wherein said protective barrier is provided on said second substantially planar surface of said plasma surface, said third substantially planar surface of said plasma surface, said second recess surface of said plasma surface, and a portion of said first recess surface of said plasma surface, said protective barrier terminating at a location between said first recess surface and said first substantially planar surface of said mating surface.
  • 51. An upper electrode for a plasma processing system comprising: an electrode plate comprising a first surface for coupling said electrode plate to an upper assembly, a second surface comprising a plasma surface configured to face a processing space in said plasma processing system and a mating surface for mating said electrode plate with said plasma processing system, a peripheral edge, and one or more gas injection orifices coupled to said first surface and said second surface and configured to couple a processing gas to said processing space; and a protective barrier provided on a plurality of exposed surfaces of said electrode plate, said exposed surfaces comprising said plasma surface, wherein said protective barrier is a coating which comprises Yttria, wherein said first surface comprises: a plenum cavity formed substantially in a center of said first surface; and a coupling surface extending radially outward from an edge of said plenum cavity, wherein: a surface of said plenum cavity has an anodization layer provided thereon, and said coupling surface does not have said anodization layer provided thereon and does not have said protective barrier provided thereon.
  • 52. The upper electrode of claim 51, wherein said plenum cavity comprises a plenum surface having said one or more gas injection orifices formed therein such that said plenum cavity receives said processing gas and distributes said processing gas to said one or more gas injection orifices.
  • 53. The upper electrode of claim 52, wherein said one or more gas injection orifices comprises a plurality of gas injection orifices each comprising: an entrant region that opens to said plenum surface; an exit region that opens to said second surface, wherein: said entrant region has a larger diameter than said exit region, said gas injection orifice further comprising a tapered transition that couples said entrant region to said exit region, and said protective barrier is provided on at least a portion of said gas injection orifice.
  • 54. The upper electrode of claim 53, wherein said portion of said gas injection orifice is a bare surface not having an anodization layer thereon.
  • 55. The upper electrode of claim 53, wherein said protective barrier is provided on only a portion of said gas injection orifice.
  • 56. The upper electrode of claim 55, wherein at least part of said first surface does not include said protective barrier.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is related to co-pending U.S. patent application Ser. No. 10/259,858, entitled “Method and apparatus for an improved upper electrode plate with deposition shield in a plasma processing system”, filed on even date herewith; co-pending U.S. patent application Ser. No. 10/259,382, entitled “Method and apparatus for an improved baffle plate in a plasma processing system”, filed on even date herewith now U.S. Pat. No. 6,837,966; co-pending U.S. patent application Ser. No. 10/259,380, entitled “Method and apparatus for an improved baffle plate in a plasma processing system”, filed on even date herewith; co-pending U.S. patent application Ser. No. 10/259,353, entitled “Method and apparatus for an improved deposition shield in a plasma processing system”, filed on even date herewith; co-pending U.S. patent application Ser. No. 10/259,352, entitled “Method and apparatus for an improved optical window deposition shield in a plasma processing system”, filed on even date herewith now U.S. Pat. No. 6,798,519; and co-pending U.S. patent application Ser. No. 10/259,306, entitled “Method and apparatus for an improved bellows shield in a plasma processing system”, filed on even date herewith. The entire contents of all of those applications are herein incorporated by reference in their entirety.

US Referenced Citations (144)
Number Name Date Kind
4310390 Bradley et al. Jan 1982 A
4357387 George et al. Nov 1982 A
4469619 Ohno et al. Sep 1984 A
4593007 Novinski Jun 1986 A
4612077 Tracy et al. Sep 1986 A
4649858 Sakai et al. Mar 1987 A
4842683 Cheng et al. Jun 1989 A
4877757 York et al. Oct 1989 A
4985102 Chatsick et al. Jan 1991 A
5000113 Wang et al. Mar 1991 A
5074456 Degner et al. Dec 1991 A
5334462 Vine et al. Aug 1994 A
5362335 Rungta Nov 1994 A
5366585 Robertson et al. Nov 1994 A
5367838 Visaisouk et al. Nov 1994 A
5423936 Tomita et al. Jun 1995 A
5426310 Tamada et al. Jun 1995 A
5484752 Waku et al. Jan 1996 A
5494713 Ootuki Feb 1996 A
5521790 Ruckel et al. May 1996 A
5551190 Yamagishi et al. Sep 1996 A
5556501 Collins et al. Sep 1996 A
5614055 Fairbairn et al. Mar 1997 A
5637237 Oehrlein et al. Jun 1997 A
5641375 Nitescu et al. Jun 1997 A
5651723 Bjornard et al. Jul 1997 A
5680013 Dornfest et al. Oct 1997 A
5725960 Konishi et al. Mar 1998 A
5759360 Ngan et al. Jun 1998 A
5798016 Oehrlein et al. Aug 1998 A
5834070 Movchan et al. Nov 1998 A
5851343 Hsu et al. Dec 1998 A
5879575 Tepman et al. Mar 1999 A
5885356 Zhao et al. Mar 1999 A
5885402 Esquibel Mar 1999 A
5891253 Wong et al. Apr 1999 A
5892278 Horita Apr 1999 A
5894887 Kelsey et al. Apr 1999 A
5895586 Kaji et al. Apr 1999 A
5900064 Kholodenko May 1999 A
5902763 Waku et al. May 1999 A
5911852 Katayama et al. Jun 1999 A
5925228 Panitz Jul 1999 A
6073449 Watanabe et al. Jul 1999 A
5944902 Redeker et al. Aug 1999 A
5948521 Dlugosch et al. Sep 1999 A
5952054 Sato et al. Sep 1999 A
5952060 Ravi Sep 1999 A
5955182 Yasuda et al. Sep 1999 A
5968377 Yuasa et al. Oct 1999 A
5994662 Murugesh Nov 1999 A
6068729 Shrotriya May 2000 A
6096161 Kim et al. Aug 2000 A
6106625 Koai et al. Aug 2000 A
6120640 Shih et al. Sep 2000 A
6120955 Tokutake et al. Sep 2000 A
6123791 Han et al. Sep 2000 A
6123804 Babassi et al. Sep 2000 A
6139983 Ohashi et al. Oct 2000 A
6143646 Wetzel Nov 2000 A
6170429 Schoepp et al. Jan 2001 B1
6182603 Shang et al. Feb 2001 B1
6210486 Mizukami et al. Apr 2001 B1
6221202 Walko, II Apr 2001 B1
6246479 Jung et al. Jun 2001 B1
6265757 Brady et al. Jul 2001 B1
6266133 Miyajima et al. Jul 2001 B1
6296740 Xie et al. Oct 2001 B1
6335293 Luo et al. Jan 2002 B1
6364949 Or et al. Apr 2002 B1
6368987 Kopacz et al. Apr 2002 B1
6373573 Jung et al. Apr 2002 B1
6383333 Haino et al. May 2002 B1
6383964 Nakahara et al. May 2002 B1
6413578 Stowell et al. Jul 2002 B1
6444083 Steger et al. Sep 2002 B1
6519037 Jung et al. Feb 2003 B2
6544380 Tomoyasu et al. Apr 2003 B2
6554906 Kuibira et al. Apr 2003 B1
6562186 Saito et al. May 2003 B1
6570654 Jung et al. May 2003 B2
6583064 Wicker et al. Jun 2003 B2
6590660 Jung et al. Jul 2003 B2
6613204 Xie et al. Sep 2003 B2
6613442 O'Donnell et al. Sep 2003 B2
6641697 Han et al. Nov 2003 B2
6663714 Mizuno et al. Dec 2003 B2
6695929 Kanekiyo et al. Feb 2004 B2
6726801 Ahn Apr 2004 B2
6733620 Sugiyama et al. May 2004 B1
6738862 Ross et al. May 2004 B1
6776873 Sun et al. Aug 2004 B1
6783863 Harada et al. Aug 2004 B2
6783875 Yamada et al. Aug 2004 B2
6798519 Nishimoto et al. Sep 2004 B2
6805952 Chang et al. Oct 2004 B2
6806949 Ludviksson et al. Oct 2004 B2
6811651 Long Nov 2004 B2
6830622 O'Donnell et al. Dec 2004 B2
6833279 Choi Dec 2004 B2
6837966 Nishimoto et al. Jan 2005 B2
6852433 Maeda Feb 2005 B2
6863594 Preising Mar 2005 B2
6875477 Trickett et al. Apr 2005 B2
6884516 Harada et al. Apr 2005 B2
6894769 Ludviksson et al. May 2005 B2
6896785 Shatrov et al. May 2005 B2
20010003271 Otsuki Jun 2001 A1
20010050144 Nishikawa et al. Dec 2001 A1
20020076508 Chiang et al. Jun 2002 A1
20020086118 Chang et al. Jul 2002 A1
20020086501 O'Donnell et al. Jul 2002 A1
20020086545 O'Donnell et al. Jul 2002 A1
20020086553 O'Donnell et al. Jul 2002 A1
20020090464 Jiang et al. Jul 2002 A1
20020142611 O'Donnell et al. Oct 2002 A1
20020177001 Harada et al. Nov 2002 A1
20030010446 Kajiyama et al. Jan 2003 A1
20030029563 Kaushal et al. Feb 2003 A1
20030084848 Long May 2003 A1
20030113479 Fakuda et al. Jun 2003 A1
20030150419 Daragheh et al. Aug 2003 A1
20030200929 Otsuki Oct 2003 A1
20040026372 Takenaka et al. Feb 2004 A1
20050103275 Sasaki et al. Feb 2004 A1
20040050495 Sumiya et al. Mar 2004 A1
20040060516 Nishimoto et al. Apr 2004 A1
20040060656 Saigusa et al. Apr 2004 A1
20040060657 Saigusa et al. Apr 2004 A1
20040060658 Nishimoto et al. Apr 2004 A1
20040060661 Nishimoto et al. Apr 2004 A1
20040060779 Kreger Apr 2004 A1
20040061447 Saigusa et al. Apr 2004 A1
20040063333 Saigusa et al. Apr 2004 A1
20040072426 Jung Apr 2004 A1
20040081746 Imafuku Apr 2004 A1
20040083970 Imafuku et al. May 2004 A1
20040125359 Ludviksson et al. Jul 2004 A1
20040168640 Muto et al. Sep 2004 A1
20040173155 Nishimoto et al. Sep 2004 A1
20040216667 Mitsuhashi et al. Nov 2004 A1
20050103268 Nishimoto et al. May 2005 A1
20050150866 O'Donnell Jul 2005 A1
20060134919 Hamelin et al. Jun 2006 A1
Foreign Referenced Citations (82)
Number Date Country
94 21 671 Jul 1996 DE
0 508 731 Oct 1992 EP
0 508 731 Oct 1992 EP
0 573 057 Dec 1993 EP
0 814 495 Jun 1997 EP
0 799 904 Oct 1997 EP
0 814 495 Dec 1997 EP
0 841 838 May 1998 EP
1 069 603 Jan 2001 EP
1 081 749 Jul 2001 EP
1 156 130 Nov 2001 EP
2 252 567 Aug 1992 GB
61-207566 Sep 1986 JP
64-039728 Feb 1989 JP
1-312087 Dec 1989 JP
02-267967 Nov 1990 JP
03-115535 May 1991 JP
4-238882 Aug 1992 JP
05-070922 Mar 1993 JP
05-117064 May 1993 JP
05-121360 May 1993 JP
05121360 May 1993 JP
05-198532 Aug 1993 JP
05-238859 Sep 1993 JP
06-057396 Mar 1994 JP
60-057396 Mar 1994 JP
06-136505 May 1994 JP
06-142822 May 1994 JP
60-136505 May 1994 JP
60-142822 May 1994 JP
06-256926 Sep 1994 JP
07-058013 Mar 1995 JP
07-126827 May 1995 JP
07-176524 Jul 1995 JP
07-226378 Aug 1995 JP
07-245295 Sep 1995 JP
08-037180 Feb 1996 JP
08-041309 Feb 1996 JP
08-081777 Mar 1996 JP
08-268751 Oct 1996 JP
08-339895 Dec 1996 JP
09-069554 Mar 1997 JP
09-272987 Oct 1997 JP
10-004083 Jan 1998 JP
10-045461 Feb 1998 JP
10-045467 Feb 1998 JP
10-130884 May 1998 JP
10-214819 Aug 1998 JP
10-251871 Sep 1998 JP
11233292 Feb 1999 JP
11-080925 Mar 1999 JP
11-207161 Aug 1999 JP
11-233292 Aug 1999 JP
11-312646 Nov 1999 JP
2000-124197 Apr 2000 JP
2000-303180 Oct 2000 JP
2001-031484 Feb 2001 JP
11-3124646 Mar 2001 JP
2001-152307 Jun 2001 JP
2001-164354 Jun 2001 JP
2001-226773 Aug 2001 JP
2002-151473 May 2002 JP
1998-063542 Oct 1998 KR
1999-008142 Jan 1999 KR
2002-0027373 Apr 2002 KR
102004-0007601 Jan 2004 KR
9950886 Oct 1999 WO
0142526 Jun 2001 WO
WO 0142526 Jun 2001 WO
WO 0239495 May 2002 WO
0239495 May 2002 WO
WO 0248421 Jun 2002 WO
0248421 Jun 2002 WO
WO 2004030011 Apr 2004 WO
WO 2004030012 Apr 2004 WO
WO 2004030013 Apr 2004 WO
WO 2004030014 Apr 2004 WO
WO 2004030015 Apr 2004 WO
WO 2004030020 Apr 2004 WO
WO 2004030426 Apr 2004 WO
WO 2004095530 Nov 2004 WO
WO 2004095532 Nov 2004 WO
Related Publications (1)
Number Date Country
20040061447 A1 Apr 2004 US