Claims
- 1. A method of minimizing clock uncertainty in a digital circuit, comprising a multi-line clock driver and a plurality of clocked circuits, linked to said clock driver with conductance traces of a printed circuit board, said method comprising:providing a multi-line clock driver sourced from a single clock and a single driver providing a plurality of same-frequency outputs; linking said plurality of same-frequency outputs of said multi-line clock driver together onto a common metal island of the printed circuit board; laying out a plurality of wide, relatively high-capacitance traces on the printed circuit board, each leading from said metal island to a respective one of the plurality of clocked circuits, and matched in length to within 20 mils; routing all of said plurality of wide traces on a single signal layer of the printed circuit board; and terminating all of said plurality of wide traces in the same manner.
- 2. An ultra-low skew clock tree disposed on a printed circuit board and driving a plurality of clocked circuits, said clock tree comprising:a multi-line clock driver sourced from a single clock and a single driver disposed on a printed circuit board having a plurality of same-frequency outputs; a metal island disposed on said printed circuit board, linking said same-frequency outputs of said multi-line clock driver together; and a plurality of wide, relatively high-capacitance traces, matched in length to within 20 mils and leading from said metal island to a respective one of said plurality of clocked circuits, said plurality of traces disposed on a single signal layer of said printed circuit board, and terminated according to a common termination scheme.
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of U.S. patent application Ser. No. 09/106,823, filed Jun. 29, 1998, now U.S. Pat. No. 6,052,012.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/106823 |
Jun 1998 |
US |
Child |
09/439077 |
|
US |