Santoro et al., "WAM 2.6: A Pipelined 64bx64b Iterative Array Multiplier", IEEE International Solid-State Circuits Conf., 2/17/88, pp. 36-37 and 290. |
"B3110/B3120/B2110/B2120 Floating Point Chip Set"--Preliminary Data Sheet, Bipolar Integrated Technology, Inc., Sep. 1987. |
Peterson, J. and Leibowitz, R. N., "Processor Chip Set Shrinks Latency, Boosts Throughput," Electronic Design, Feb. 5, 1987. |
"Designing a Micro-Sequenced CPU with the B3110/B3120", Application Note AN-1, Bipolar Integrated Technology, Inc., Aug. 1987. |
Baugh, C. R. and Wooley, B. A., "A Two's Complement Parallel Array Multiplication Algorithm," IEEE Transactions on Computers, vol. C-22, No. 12, Dec. 1973. |
Elkind, B.; Lessert, J.; Peterson, J., and Taylor, G., "A Sub 10 nS Bipolar 64 Bit Integer/Floating Point Processor Implemented on Two Circuits," paper presented at Bipolar Circuits in Technology Meeting, Sep. 1987. |
"High Performance VLSI Solutions for Digital Signal Processing and High-End Data Processing," Product Summary, Bipolar Integrated Technology, Inc., Aug. 1986. |
Leibowitz, B. and Taylor, G., "EC1 Gains Ground in Battle Against CMOS," Computer Design, Apr. 1, 1987. |
"VLSI Solutions for High Performance Systems," Product Handbook, Bipolar Integrated Technology, Inc., Jun. 1987. |
"Surprise! EC1 Runs on Only Microwatts," Electronics, pp. 35-38, Apr. 7, 1986. |
G. Wilson, "Creating Low-Power Bipolar ECL at VLSI Densities," VLSI Systems Design, pp. 84-86, May, 1986. |
Downing, P., et al., "Denser Process Gets the Most Out of Bipolar VLSI," Electronics, pp. 131-133, Jun. 28, 1984. |
"A Bipolar Process That's Repelling CMOS," Electronics, pp. 45-47, Dec. 23, 1985. |
Kaji, Y., et al., "A 45 ns. 16.times.18 CMOS Multiplier," ISSCC Digest of Technical Papers, pp. 84-85, Feb. 1984. |
"B3110/B3120 B2110/B2120 Floating Point Chip Set"--Preliminary Product Summary, Bipolar Integrated Technology, Inc., Dec. 1986. |