Claims
- 1. A method of forming resist patterns, comprising the steps of:providing an integrated circuit wafer; forming a layer of resist on said integrated circuit wafer; selectively exposing said layer of resist; placing said integrated circuit wafer in a chamber; placing developer on said selectively exposed layer of resist after said integrated circuit wafer has been placed in said chamber; placing cleaning liquid in said chamber thereby immersing said integrated circuit wafer in said cleaning liquid after said developer has been placed on said selectively exposed layer of resist for a first time; removing said cleaning liquid from said chamber after said integrated circuit wafer has been immersed in said cleaning liquid for a second time; sealing said chamber; evacuating said sealed chamber to a pressure of about 1×10−2 Torr or less after removing said cleaning liquid from said chamber; and opening said sealed chamber and removing said integrated circuit wafer after said integrated circuit wafer has been in said sealed chamber at a pressure of about 1×10−2 Torr or less for a second time.
- 2. The method of claim 1 wherein said cleaning liquid is de-ionized water.
- 3. The method of claim 1 further comprising placing a surface agent in said chamber thereby immersing said integrated circuit wafer in said surface agent, after said developer has been placed on said selectively exposed layer of resist for a first time and before placing said cleaning liquid in said chamber, and removing said surface agent from said chamber after said integrated circuit wafer has been immersed in said surface agent for a third time.
- 4. The method of claim 1 wherein said resist is photoresist and said selectively exposing said layer of resist uses photolithographic processing.
- 5. The method of claim 1 wherein said selectively exposing said layer of resist uses an electron beam.
- 6. The method of claim 1 further comprising heating said integrated circuit wafer after evacuating said sealed chamber to a pressure of about 1×10−2 Torr or less and before opening said sealed chamber.
- 7. The method of claim 1 further comprising applying ultrasonic energy to said integrated circuit wafer while said integrated circuit wafer is immersed in said cleaning liquid.
- 8. The method of claim 1 further comprising applying ultrasonic energy to said cleaning liquid while said integrated circuit wafer is immersed in said cleaning liquid.
Parent Case Info
This is a division of patent application Ser. No. 08/827,815, filing date Apr. 11, 1997, Method And Apparatus For Improving Resist Pattern Development, assigned to the same assignee as the present invention.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4902608 |
Lamb et al. |
Feb 1990 |
A |
4982215 |
Matsuoka |
Jan 1991 |
A |
5025280 |
Lamb et al. |
Jun 1991 |
A |
Foreign Referenced Citations (1)
Number |
Date |
Country |
09-069488 |
Mar 1997 |
JP |
Non-Patent Literature Citations (1)
Entry |
English translation of JP 09-069488, Yamagami et al., Mar.-1997. |