Claims
- 1. A serial access memory, which operates in synchronism with clocks, comprising:
- a memory array which stores predetermined data;
- an address counter which is incremented in response to the clocks and outputs a carry when it is overflowed; and
- an output circuit which selectively outputs the data supplied from the memory array and the carry supplied from the address counter, wherein the output circuit selects the data when a test of the address counter is not performed and selects the carry when the test of the address counter is performed.
- 2. The serial access memory, according to claim 1, further comprising:
- a carry output terminal connected to the output circuit to output the carry therefrom; and
- a data output terminal connected to the output circuit to output the data therefrom.
- 3. The serial access memory, according to claim 2, further comprising:
- a test terminal from which a test signal is supplied to the output circuit, the test signal representing the requirement of the test of the address counter, wherein
- the output circuit selects one from the data and carry in response to the test signal.
- 4. The serial access memory, according to claim 1, further comprising:
- a single output terminal from which the carry and data are selectively outputted.
- 5. The serial access memory, according to claim 1, further comprising:
- an address register which presets the address counter to a desirable initial value.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| H08-289463 |
Oct 1996 |
JPX |
|
CROSS REFERENCE TO RELATED APPLICATION
This application claims the priority of Application No. H08-289463, filed Oct. 31, 1996 in Japan, the subject matter of which is incorporated herein by reference.
US Referenced Citations (6)