Segura, J. et al., “Built-in dynamic current sensor circuit for digital VLSI CMOS testing,” Electronics Letters, 30(20):1668-1669, Sep. 29, 1994. |
Argüelles, J., et al., “Dynamic Idd test circuit for mixed signal ICs,” Electronics Letters, 30(6):485-486, Mar. 17, 1994. |
Maidon, Y., et al., “3.3V CMOS built-in current sensor,” Electronics Letters, 33(5):345-346, Feb. 1997. |
McEuen, S., “Reliability Benefits of IDDQ,” Journal of Electronic Testing: Theory and Applications, 3(4):41-49, Dec., 1992. |
Mao, W., et al., “QUIETEST: A Quiescent Current Testing Methodology for Detecting Leakage Faults,” Proc. of Inter. Conf. on Computer Aided Design, 1990. pp. 280-283. |
Hawkins, C., et al., “Electrical Charateristics and Testing Considerations for Gate Oxide Shorts in CMOS ICs,” Proc. of The 1985 Test Conf, Philadelphia, PA, pp. 544-555, 1985. |
Maly, W., et al., “Built-in Current Testing,” IEEE Journal of Solid-State Circuits, 27(3):425-428, Mar. 1992. |
Henderson, C., et al., “The Behavior and Testing Implications of CMOS IC Logic Gate Open Circuits,” Proc. of Inter. Test Conference 1991, pp. 302-310, Nov. 1991. |
Champac, V., et al., “Electrical Model of the Floating Gate Defect in CMOS IC's: Implications of IDDQ Testing,” IEEE Trans on CAD of Integrated Circuits and Systems, 13(3):359-369, Mar. 1994. |
Su, S., et al., “Testing of Static Random Access Memories by Monitoring Dynamic Power Supply Current,” JETTA, 3:265-278, 1992. |
Su, S., et al., “Transient Power Supply Current Monitoring—A New Test Method for CMOS VLSI Circuits,” JETTA, 6:23-43, Feb. 1995. |
Tegethoff et al., “Opens Board Test Coverage: When is 99% Really 40%?” International Test Conference, Paper 12.2, pp. 333-339, 1996. |
“X-Ray Systems Reveal Hidden Defects,” Test & Measurement Europe, eds. J. Titus and B. Kerridge pp. 8-10, 12, 14, 16, 19. Aug.-Sep. 1998. |