The present invention is related to co-pending U.S. patent application, entitled COMPONENT STACKING FOR INTEGRATED CIRCUIT ELECTRONIC PACKAGE, ser. No. (3715P), filed on Dec. 20, 2005, and assigned to the assignee of the present invention.
The present invention relates to semiconductor packaging and more particularly to a method and system for increasing circuitry interconnection and component capacity in a multi-component package.
Conventional multi-component packages, such as stacked-die packaging, package-in package devices, and package-on-package devices are used in a variety of applications. In conventional multi-component packages, the dice are typically mounted on a conventional package substrate, which includes the interconnections for the dice. In addition to dice, such conventional multi-component packages include various active and passive discrete components. For example, the conventional multi-component package may include resistors, capacitors, inductors, voltage references, and other active discrete components. These active and passive discrete components are mounted on the package substrate, typically using solder or conductive epoxy. The discrete components may also be electrically connected to the interconnection circuitry through pads on the conventional package substrate. Thus, the package substrate includes pads and interconnection circuitry for all of the discrete components in the conventional multi-component package.
Although the conventional multi-component package functions, one of ordinary skill in the art will readily recognize that the conventional multi-component package may be large. Moreover, the pads typically cannot be placed on the die. Consequently, the discrete components are typically placed along side the dice. As a result, the size of the conventional multi-component package typically grows in direct proportion to the size and quantity of discrete components. Stated differently, the size of the conventional multi-component package increases for increased connectivity with discrete components. Thus, the footprint and/or height of the conventional multi-component package significantly increases for a larger and/or more discrete components. Such an increase in size is undesirable for many applications, such as wireless applications.
Accordingly, what is needed is a method and system for improving the connectivity of multi-component packages. The present invention addresses such a need.
The present invention provides a method and system for fabricating an interconnect substrate for a multi-component package. The multi-component package includes at least one die and a package substrate. The method and system include providing an insulating base and providing at least one conductive layer. At least one conductive layer provides interconnects for at least one discrete component. The interconnect substrate is configured to be mounted on at least one die and to have the at least one discrete component mounted on the interconnect substrate.
According to the method and system disclosed herein, the present invention provides a multi-component package having a smaller package that may also have a lower cost.
The present invention relates to multi-component packages. The following description is presented to enable one of ordinary skill in the art to make and use the invention and is provided in the context of a patent application and its requirements. Various modifications to the preferred embodiments and the generic principles and features described herein will be readily apparent to those skilled in the art. Thus, the present invention is not intended to be limited to the embodiments shown, but is to be accorded the widest scope consistent with the principles and features described herein.
The present invention provides a method and system for fabricating an interconnect substrate for a multi-component package. The multi-component package includes at least one die and a package substrate. The method and system include providing an insulating base and providing at least one conductive layer. The at least one conductive layer provides interconnects for at least one discrete component. The interconnect substrate is configured to be mounted on the at least one die and to have the at least one discrete component mounted on the interconnect substrate.
The present invention will be described in terms of particular components and particular dice. However, one of ordinary skill in the art will readily recognize that other and/or additional components and other and/or additional dice could be used. In addition, the present invention is described in the context of particular methods. The present application is also described in the context of a particular package type. One of ordinary skill in the art will, however, readily recognize that other packages could be used. Thus, the present invention is consistent with the used of packages including but not limited to stacked-die packaging, package-in-package and package-on-package devices. One of ordinary skill in the art will readily recognize that for ease of explanation, steps may be omitted or merged in the methods described.
The interconnect substrate 130 includes an insulating base 132 and at least one conductive layer. In the embodiment shown, the interconnect substrate 130 includes two conductive layers 134 and 138, two dielectric layers 136 and 140, and pads 142. The base 132 is preferably silicon, but may be made of other materials, such as an epoxy polymer. In one embodiment, the base layer 102 is substantially 130 microns thick.
The conductive layers 134 and 138 are preferably metal layers, for example aluminum, copper, gold, or their alloys. In addition, a metal layer 134 and/or 138 may be configured to facilitate soldering or wirebonding, for example by over-plating, or by thin-film vacuum metal deposition processes like evaporation and sputtering the metal layer 134 and/or 136 with nickel and gold. The conductive layers 134 and 138 are separated and covered by dielectric layers 136 and 140, which may be silicon dioxide, silicon nitride, or another material, such as polyamide, Benzocyclobutene (BCB). The metal layers 134 and 138 may be formed using plating or other vacuum metal deposition processes. The metal layers 134 and 138 form interconnection circuitry for the discrete components 106, 108, 110, 112, 114, 116, 118, and 120. For example, the metal layers 134 and 138 may include a ground plane and/or an EMF shielding plane in addition to metallic interconnects. Note that layers 134, 136, 138, and 140 are depicted in
The pads 142 may be used for electrically coupling with the discrete components 106, 108, 110, 112, 114, 116, 118, and 120. The pads 142 may be used to electrically couple to the die 104, and/or to the package substrate 102. The pads 142 may be wirebond pads, land patterns, and/or other types of pads. In addition, the interconnect substrate 130 may also include passive components 144, such as resistors and capacitors. In a preferred embodiment, the passive components 144 are fabricated in the insulating base 132.
The interconnect substrate 130 is preferably mounted on the die 104. Therefore, in some embodiments, the spacer 103, preferably made of silicon, may be utilized for standoff. The discrete components 106, 108, 110, 112, 114, 116, 118, and 120 are mounted on the interconnect substrate 130. Note that the multi-component package 100 may include other discrete components 122 mounted on another portion of the multi-component package 100, such as the package substrate 102.
Because the interconnect substrate 130 is utilized, additional interconnects and discrete components 106, 108, 110, 112, 114, 116, 118, and 120 may be utilized without requiring the package substrate 102 to directly support the interconnects and discrete components 106, 108, 110, 112, 114, 116, 118, and 120. Stated differently, a significant amount of interconnection circuitry required for the discrete components 106, 108, 110, 112, 114, 116, 118, and 120 may be included in the interconnect substrate 130 rather than in the package substrate. Furthermore, the package substrate 102 need not be large enough to separately mount the components 106, 108, 110, 112, 114, 116, 118, and 120. Consequently, the footprint of the package substrate 102 may be smaller. The overall cost of the multi-component package 100 may also be reduced. Consequently, a smaller, less expensive multi-component package having higher interconnectivity may be provided.
Using the method 200, the multi-component package 100 may be fabricated. Consequently, a smaller, less expensive multi-component package having higher interconnectivity may be provided.
A method and system for providing a multi-component device having increased connectivity and decreased size are described. The present invention has been described in accordance with the embodiments shown, and one of ordinary skill in the art will readily recognize that there could be variations to the embodiments, and any variations would be within the spirit and scope of the present invention. Accordingly, many modifications may be made by one of ordinary skill in the art without departing from the spirit and scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
5220489 | Barreto et al. | Jun 1993 | A |
5570273 | Siegel et al. | Oct 1996 | A |
6153290 | Sunahara | Nov 2000 | A |
6229218 | Casey et al. | May 2001 | B1 |
6323096 | Saia et al. | Nov 2001 | B1 |
6403881 | Hughes | Jun 2002 | B1 |
6424034 | Ahn et al. | Jul 2002 | B1 |
6618267 | Dalal et al. | Sep 2003 | B1 |
6653725 | Ahn et al. | Nov 2003 | B2 |
6674173 | Wang | Jan 2004 | B1 |
6734539 | Degani et al. | May 2004 | B2 |
6774492 | Ahn et al. | Aug 2004 | B2 |
6853944 | Fan | Feb 2005 | B2 |
6946922 | Takemura et al. | Sep 2005 | B2 |
7023288 | Takanashi et al. | Apr 2006 | B2 |
7132753 | St. Amand et al. | Nov 2006 | B1 |
7176506 | Beroz et al. | Feb 2007 | B2 |
7205656 | Kim et al. | Apr 2007 | B2 |
7342308 | Lam | Mar 2008 | B2 |
20020066593 | Burdon et al. | Jun 2002 | A1 |
20020127775 | Haba et al. | Sep 2002 | A1 |
20020185744 | Katagiri et al. | Dec 2002 | A1 |
20040238857 | Beroz et al. | Dec 2004 | A1 |
20050135041 | Kang et al. | Jun 2005 | A1 |
20050258529 | Green et al. | Nov 2005 | A1 |
20060012037 | Raedt et al. | Jan 2006 | A1 |
20060113679 | Takatsu et al. | Jun 2006 | A1 |
20060245308 | Macropoulos et al. | Nov 2006 | A1 |
20070070608 | Warren et al. | Mar 2007 | A1 |
20070138629 | Lam | Jun 2007 | A1 |
20080105985 | Lam | May 2008 | A1 |
20080280396 | Kim et al. | Nov 2008 | A1 |
Number | Date | Country |
---|---|---|
1439581 | Jul 2004 | EP |
I230426 | Apr 2005 | TW |
I233196 | May 2005 | TW |
I239059 | Sep 2005 | TW |
I245407 | Dec 2005 | TW |
WO-2004003980 | Jan 2004 | WO |
WO-2007075648 | Jul 2007 | WO |
WO-2007076020 | Jul 2007 | WO |
WO-2007075648 | Jul 2007 | WO |
Number | Date | Country | |
---|---|---|---|
20070145562 A1 | Jun 2007 | US |