Claims
- 1. Polysilicon landing plugs and metal landing plugs with electrical interconnections for contacts on semiconductor integrated circuits comprised of:a semiconductor substrate having device areas of a first type and device areas of a second type, and having devices with N− doped contacts in said device areas of said first type, and having N+ and P+ doped contacts in said device areas of said second type; a conformal first etch-stop layer partially etched back to form sidewall spacers on said devices and to protect said device areas of said first type and said device areas of said second type; a planar insulating layer over said device areas; said planar insulating layer and said etch-stop layer having first openings self-aligned to said devices and said first openings over and to said N− doped contacts in said device areas of said first type; an N+ doped polysilicon layer on said planar insulating layer and in said first openings and contacting said N− contacts; said N+ doped polysilicon layer, said planar insulating layer, and said first etch-stop layer having second openings to said N+ and P+ contacts in said device areas of said second type; interconnecting lines formed from a barrier layer, a metal layer, and a second etch-stop layer and from said N+ doped polysilicon layer, and concurrently leaving said N+ doped polysilicon landing plugs in said device areas of said first type and leaving said metal layer in said N+ and said P+ contacts in said device areas of said second type to form said metal landing plugs.
- 2. The structure of claim 1, wherein said first etch-stop layer is silicon nitride layer and has a thickness of between about 200 and 600 Angstroms, and after said etching back has a thickness of between about 100 and 300 Angstroms over said device areas.
- 3. The structure of claim 1, wherein said planar insulating layer is silicon oxide and has a thickness of between about 1000 and 3000 Angstroms over said devices.
- 4. The structure of claim 1, wherein said barrier layer is a titanium layer and a titanium nitride layer.
- 5. The structure of claim 1, wherein said metal layer is tungsten.
Parent Case Info
This is a division of patent application Ser. No. 09/247,977, filing date Feb. 11, 1999, now U.S. Pat No. 6,159,839, A Method For Fabricating Borderless And Self-Aligned Polysilicon And Metal Contact Landing Plugs For Multilevel Interconnections, assigned to the same assignee as the present invention.
US Referenced Citations (7)