1. Technical Field
The present invention is related to a method for fabricating defect free silicon mold insert, and more particularly to a method for fabricating defect free silicon mold insert used for the nono imprint process in manufacturing epitaxial wafers.
2. Description of Related Art
Patterned sapphire substrate (Patterned Sapphire Substrate, PSS) is generally having its patterns created by means of yellow light manufacturing process. Among all, stepper is the most popular process. However, the patterns created by the stepper have flaws or tolerances in the patterns serious to a degree that those flaws are visible to the naked eye. These flawed patterns are so called grid lines by the manufacturers of the sapphire substrate. On the other hand, the flawed patterns will inevitably result the defects of the sapphire substrate and scratches and grid lines are most common defects found on the substrate. If the scratches on the defected substrate are too severe, it will penetrate the epitaxial wafer. Accordingly, the loss resulted from the damaged area across the epitaxial wafer by the grid lines is much larger than the loss caused by the scratches.
Problems related to grid lines can be mainly categorized to grid dislocation, overlap or separation, and would cause serious epitaxial defects. Accordingly, it has become a key criterion of PSS epitaxial plant to determine whether a substrate has met the requirements or not. Normally, the epitaxial plant will use a very strong light beam toward the surface of the wafer and then to detect visually with naked eyes for whether there are grid lines across the surface of the PSS substrate. If the grid lines are illegible, then the wafer is passed. However, if the grid lines are clear to see, and the wafer will be further checked with microscope for further confirmation. If the grid lines are confirmed under the microscope, then the wafer will be categorized as failed. Grid lines are inevitable in the typical manufacturing processes of the PSS manufacturer. If the situation is too serious, then the PSS with the defected grid lines will cause a large defective area across the epitaxial wafer. Eventually, the failed wafer created by the grid lines will be much more than the failed wafer caused by other defects.
Referring to
Making the epitaxial wafer free of grid lines would be the vital and golden opportunity for the nano imprinting process to replace the stepper during the manufacturing process of the epitaxial wafer. In addition, in the nano imprinting lithography, the manufacturing of the mold insert is very important, and the good or bad of the mold insert play an vital role in the yield of the epitaxial as well as its manufacturing processes. In light of this, how to create and invent a repeatable manufacturing process featured simple, low cost, and effectively eliminating the grid lines on the mold lines, has become a key performance index for the developmental direction and targets. Not only for the technical field of nano imprinting lithography, patterned sapphire substrate, but also to the light emitted diode.
The present invention relates a method for fabricating a defect free silicon mold insert, and includes the steps of providing a silicon mold insert substrate, producing a photoresist pattern, coating a metal film, removing the photoresist pattern, performing heating and annealing, performing dry etching, and removing the metal balls so as to fabricate the default free silicon mold insert. The defect free silicon mold insert produced by the method of the present invention can be utilized to the nono imprint lithography process in manufacturing epitaxial wafer to microscopically provide uniform distances of patterns on the silicon mold insert, and macroscopically eliminate the grid lines on the epitaxial wafers, and enormously raise the throughput of epitaxial wafer productions. With the ease of application, cheap and fully reproducible nature of the defect free silicon mold insert, nano imprint technology can really be used to replace the stepper machines used nowadays for producing defect free nano imprint mold insert.
The present invention relates to a method for fabricating defect-free silicon mold insert for Nano imprint lithography, comprising the steps of providing a mold insert; creating a photoresist pattern onto the mold insert, and further deploying a photoresist layer, exposing the photoresist layer with a mask and further performing developing process so as to create the photoresist pattern in which a plurality of holes are defined; depositing a metal film covering the photoresist pattern and the plurality of holes; creating a plurality of metal posts used to retrieve the metal film and the photoresist pattern, wherein the metal posts are created on the photoresist pattern in positions corresponding to the plurality of holes; conducting a heating and annealing process melting the metal posts into a plurality of metal sections with heat and each of the metal sections being in a position corresponding to the original metal post, wherein every two adjacent metal sections are separated from each other, and annealing the metal sections into a plurality of metal balls; conducting a dry etching process aiming to the mold insert having the metal balls so as to create a plurality of recesses on the mold insert through the gaps between the metal balls, defining a plurality of patterns by the recesses which is distant from each other with a yardstick of a radius of the metal ball; and removing the metal balls from the mold insert so as to create a defect-free silicon mold insert having patterns with uniformed distance from each other.
With the implementation of the present invention, the present invention can conclude with the following advantages.
1. Automatically modify the distance and offset error between the patterns of the mold insert.
2. Creating a uniform dimension of the pattern and ensuring equal distance between patterns.
3. Effectively eliminating grid lines of the mold insert so as to ensure a creation of a defect free silicon mold insert.
The features and advantages of the present invention are detailed hereinafter with reference to the preferred embodiments. The detailed description is intended to enable a person skilled in the art to gain insight into the technical contents disclosed herein and implement the present invention accordingly. In particular, a person skilled in the art can easily understand the objects and advantages of the present invention by referring to the disclosure of the specification, the claims, and the accompanying drawings.
The invention as well as a preferred mode of use, further objectives and advantages thereof will be best understood by reference to the following detailed description of illustrative embodiments when read in conjunction with the accompanying drawings, wherein:
As shown in
As shown in
Referring to
Referring to
Referring to
As shown in
Referring to
As shown in
Taking chrome (Cr) as an example, when the heating and annealing process (step S50) is conducted, the mold insert 10 along with the metal posts 50 is disposed within a quick annealing oven of high-vacuum or normal atmosphere pressure of noble gas. Once the mold insert 10 is disposed, the temperature is heated to 1850˜1905 degrees Celsius. The reason for heating up the oven to such temperature in such a short period of time is to reduce a so-called eutectic effect between the metal post 50 and the mold insert 10. Normally, the melting point of the alloy is lower then the melting point of metal. The high vacuum and noble gas is used to prevent any reaction between the metal and the molecule of the gas, such as oxygen (O2), nitrogen (N2), hydrogen (H2), and carbon dioxide (CO2). The final temperature of the quick heating is lower than the melting point of the pure metal, for example, the melting point of the chrome (Cr) is 1907 degrees Celsius.
In the current embodiment, the annealing process is conducted at the temperature 1850˜1905 degrees Celsius for 30˜120 seconds, and then the temperature is lowered and cooled with a rate of −7.5˜−20° C./sec to 950˜1000 degrees Celsius for 30˜120 seconds. Then the annealing oven stops heating till the temperature drops naturally to room temperature. The temperature of 1850˜1905° C. is maintained to ensure that when the metal post 50 of chrome reaches to its melting point, the chromic metal post 51 will naturally conduct a self-modification to create the metal ball 52. The reason for rapid decrease of the temperature is to prevent the formation of a Cr—Si alloy between chromic metal ball 52 and the mold insert 10 through an inter-diffusion process such that the volume and the true roundness of the metal ball will be negatively affected.
In addition, the removal of the photoresist pattern 30 will make the adjacent metal post 50 to have some deformation or breakage on its edge. In this case, the heating and annealing process (step S50) will transform the metal posts 50 into metal balls 52 with identical diameter as well as roundness. Accordingly, the deformation and breakage of the metal post 50 along its edge can be properly recovered by the heating and annealing process (step S50). On the other hand, the offset of the metal posts 50 resulted from the offset of the photoresist pattern 30 can also be corrected by the slightly displacement of the metal posts 50 during its liquidation and solidification.
Referring now to
As shown in
Referring to
The embodiments described above are intended only to demonstrate the technical concept and features of the present invention so as to enable a person skilled in the art to understand and implement the contents disclosed herein. It is understood that the disclosed embodiments are not to limit the scope of the present invention. Therefore, all equivalent changes or modifications based on the concept of the present invention should be encompassed by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
102119501 | May 2013 | TW | national |