This application claims the priority benefit of Taiwan application serial no. 95108076, filed on Mar. 10, 2006. All disclosure of the Taiwan application is incorporated herein by reference.
1. Field of the Invention
The present invention relates to a method for fabricating a semiconductor device, and particularly to a method for fabricating a semiconductor device that is adapted for lowering parasitic capacitance thereof.
2. Description of Related Art
Along with the development of semiconductor technology, the sizes of the semiconductor devices have become smaller and smaller. While integrated circuits (IC) become denser to a certain degree, e.g., micrometer scale, the surface area of such a semiconductor chip is far from enough for allowing required interconnects set up. An approach addressing thereto for a very large scale integration (VLSI) is employing multi-layer metallic interconnects.
Unfortunately, there is often an unwanted so-called parasitic capacitance occurred between a double-layer conductive structure having a dielectric layer sandwiched therebetween, i.e., a conductor/dielectric/conductor layer stacked structure. For example, when processing a memory device, a dielectric layer is often formed on a gate electrode, and thereafter a bit-line is formed on the dielectric layer, thus a parasitic capacitance is very likely to occur therebetween according to a bit-line coupling effect.
Such a parasitic capacitance often raises a signal noise that affects the workability and even the reliability of the device. Therefore, what is needed is to lower parasitic capacitances in the IC.
Approaches to lower the parasitic capacitances in ICs are disclosed in some US patents and publications, e.g., U.S. Pat. Nos. 6,686,636, 6,960,808, and 5,510,645, and “A Gate-side Air-air Gap Structure (GAS) to Reduce the Parasitic Capacitance in MOSFETs”, M. Togo, A. Tanabe, A. Furukawa, K Tokunaga, and T Hashimoto, 1996, P. 38, all of which are cross-referred herewith by the present invention.
An object of the present invention is to provide a method for fabricating a semiconductor device adapted for lowering parasitic capacitance thereof.
Another object of the present invention is to provide a method for fabricating a semiconductor device adapted for lowering parasitic capacitance caused by a bit-line coupling effect.
One embodiment of the present invention provides a method for fabricating a semiconductor device; the method includes the following steps. First, a gate dielectric layer is formed on a substrate. Next, a plurality of gate structures is formed on the gate dielectric layer. Each of the gate structures is composed of a stacked structure and a spacer. Each stacked structure includes a gate conductive layer and a cap layer. The spacer is formed on the sidewall of the stacked structure, and includes a first dielectric layer and a second dielectric layer. Then a barrier layer is formed over the substrate covering the gate structures and the gate dielectric layer. Thereafter, a dielectric layer is formed on the barrier layer. Next, a self-aligned contact window etching process is conducted to form a contact window opening in a portion of the dielectric layer between a pair of adjacent gate structures, and wherein the contact window opening exposes the substrate therefrom. The self-aligned contact window etching process removes portions of the dielectric layer, the barrier layer, the cap layer, the gate dielectric layer, and the spacer to form an opening in the second dielectric layer of the spacer. Next, a selective epitaxial growth (SEG) process is conducted on the substrate exposed by the contact window opening to grow an epitaxial silicon layer, thus forming a contact window and an air gap in the opening.
Another embodiment of the present invention provides a method for fabricating a semiconductor device; the method includes the following steps. First, a substrate having a memory cell region and a peripheral circuit region is provided. A gate dielectric layer is then formed on the substrate. Next, a plurality of stacked structures are formed on the substrate. Each stacked structure includes a gate conductive layer and a cap layer. A first spacer is formed on a sidewall of each stacked structure in the memory cell region, and a second spacer is formed on a sidewall of each stacked structure in the peripheral circuit region. The first spacer includes a first dielectric layer and a second dielectric layer, and the second spacer includes a third dielectric layer, a fourth dielectric layer and a fifth dielectric layer. Next, a barrier layer is formed over the substrate covering the stacked structures, the first spacer, the second spacer, and the gate dielectric layer. Thereafter, a dielectric layer is formed on the barrier layer. Next, a self-aligned contact window etching process is conducted to form a contact window opening in a portion of the dielectric layer between a pair of adjacent stacked structures in the memory cell region. The contact window opening exposes a portion of the substrate. The self-aligned contact window etching process removes portions of the dielectric layer, the barrier layer, the cap layer, the gate dielectric layer, and the first spacer to form an opening within the second spacer. Next, a selective epitaxial process is conducted on the substrate exposed by the contact window opening to grow an epitaxial silicon layer to form a contact window and an air gap in the opening.
Yet another embodiment of the present invention provides a method for fabricating a semiconductor device; the method includes the following steps. First, a first gate structure and a second gate structure are formed on a substrate. Each of the first gate structure and the second gate structure includes a gate conductive layer, a first dielectric layer formed on a sidewall of the gate conductive layer, and a second dielectric layer formed on the first dielectric layer. A barrier layer is formed over the substrate covering the first gate structure and the second gate structure. Next, a dielectric layer is formed on the barrier layer. Next, the dielectric layer and the barrier layer located between the first gate structure and the second gate structure are removed to expose a portion of the substrate to form a first opening. Portions of the first dielectric layer, the second dielectric layer and the barrier layer between the first gate structure and the second structure are removed to form a second opening between the first dielectric layer and the barrier layer. The proportion of the second dielectric layer removed is greater than that of the first dielectric layer and the barrier layer. Next, a selective epitaxial process is conducted on the substrate exposed by the first opening to grow up an epitaxial silicon layer while the second opening is not entirely filled and thereby forming an air gap in situ.
The above-mentioned methods are adapted for lowering parasitic capacitances in IC structures by forming an opening within the spacer formed along a sidewall of the semiconductor device. The methods also employ selective epitaxial process to grow an epitaxial silicon layer and form an air gap so that the parasitic capacitances caused by a bit-line coupling effect may be further lowered.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
Referring to
Next, a plurality of gate structures 120 are formed over the substrate 100. Each of the gate structures 120 is composed of a stacked structure 122 and a spacer 128. Each stacked structure 122 includes a gate conductive layer 124 and a cap layer 126 disposed on the gate conductive layer 124. The gate conductive layer 124, for example, is composed of an amorphous silicon layer and a metallic silicide layer, and the cap layer 126, for example, is made of silicon nitride.
The spacer 128 is formed on a sidewall of the stacked structure 122 and includes a first dielectric layer 128a and a second dielectric layer 128b. The spacer 128 may be formed by a process illustrated in
Referring to
Next, referring to
Next, referring to
It is noted that the formation of the spacer 128 is not restricted to the process described above; those skilled in the art may employ any other process to fabricate the spacer to achieve the purpose of the present invention.
Referring to
Next, referring to
It is noted that the self-aligned contact window etching process removes not only the portions of dielectric layer 136 and the gate dielectric layer 102, but also removes portions of the barrier layer 134, the cap layer 126 and the spacer 128. By selecting proper material and the process, a greater proportion of the second dielectric layer 128b may be removed compared to that of the barrier layer 134 and the first dielectric layer 128a. In other words, the removing rate for the second dielectric layer 128b is faster than that for the barrier layer 134 and the first dielectric layer 128a. As such, an opening 142 is formed within the spacer 128 on the sidewall of the stacked structure 122. In this manner, the spacer 128 may have a smaller dielectric constant, and thereby reducing the potential parasitic capacitances induced between the gate conductive layer 124 and the subsequently formed contact window 146.
According to an embodiment of the invention, a pre-clean step is conducted after the contact window opening 140 is formed to remove the residual oxide leaving on the bottom of the contact window opening 140 using, for example, a cleaning solution including a dilute buffered hydrofluoric acid (DBHF).
Referring to
It should be noted that during the SEG process, the epitaxial silicon layer is isotropic grown upwardly from a surface of the substrate corresponding to the bottom of the contact window 140. That is, the epitaxial silicon layer is not formed backwardly and does not fill into the opening 142. Thus, an air gap 148 is formed therein, and thereby lowering the parasitic capacitance caused by the bit-line coupling effect.
Furthermore, the method for fabricating a memory cell device according to the embodiment of the present invention is compatible with processes for fabricating peripheral circuit regions, by which a memory cell device comprising a memory cell region and a peripheral circuit region in a single chip may be fabricated.
Referring to
Next, a plurality of stacked structures 222 are formed over the substrate 200, each of which are composed of a gate conductive layer 224 and a cap layer 226. The gate conductive layer 224, for example, is composed of an amorphous silicon layer and a metallic silicide layer, and the cap layer 226, for example, is composed of silicon nitride.
Referring to
A process for forming the spacers 227 and 229 is illustrated by
Referring to
Next, referring to
Next, referring to
Next, referring to
Referring to
According to the foregoing methods, an opening is formed in the spacer formed on a sidewall of the semiconductor device so that the spacer has a lower dielectric constant. Thus, the parasitic capacitances in the IC structure may be effectively reduced. Moreover, an SEG process is employed for growing an epitaxial silicon layer to form the contact window such that an air gap is formed within the opening, and thereby decreasing the parasitic capacitance caused by the bit-line coupling effect.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
95108076 | Mar 2006 | TW | national |