1. Field of the Invention
The invention relates to a method for fabricating semiconductor device, and more partially, to a method for fabricating semiconductor device having metal gate.
2. Description of the Prior Art
With a trend towards scaling down size of the semiconductor device, conventional methods, which are used to achieve optimization, such as reducing thickness of the gate dielectric layer, for example the thickness of silicon dioxide layer, have faced problems such as leakage current due to tunneling effect. In order to keep progression to next generation, high-K materials are used to replace the conventional silicon oxide to be the gate dielectric layer because it decreases physical limit thickness effectively, reduces leakage current, and obtains equivalent capacitor in an identical equivalent oxide thickness (EOT).
On the other hand, the conventional polysilicon gate also has faced problems such as inferior performance due to boron penetration and unavoidable depletion effect which increases equivalent thickness of the gate dielectric layer, reduces gate capacitance, and worsens a driving force of the devices. Thus work function metals are developed to replace the conventional polysilicon gate to be the control electrode that competent to the high-K gate dielectric layer.
However, there is always a continuing need in the semiconductor processing art to develop semiconductor device renders superior performance and reliability even though the conventional silicon dioxide or silicon oxynitride gate dielectric layer is replaced by the high-K gate dielectric layer and the conventional polysilicon gate is replaced by the metal gate.
It is an objective of the present invention to provide a method for fabricating semiconductor device with metal gate for improving the bottleneck caused by conventional process.
According to a preferred embodiment of the present invention, a method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate; forming a dummy gate on the substrate; forming a contact etch stop layer on the dummy gate and the substrate; performing a planarizing process to partially remove the contact etch stop layer; partially removing the dummy gate; and performing a thermal treatment on the contact etch stop layer.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Referring to
Next, an interfacial layer 104 composed of oxide or nitride is formed on the surface of the substrate 100. Next, a film stack composed of a high-k dielectric layer 106, a polysilicon layer 108, and a hard mask 110 is formed on the interfacial layer 104. Preferably, a barrier layer (not shown) could be formed on the high-k dielectric layer 106 and the polysilicon layer 108 is used as a sacrificial layer, which could be composed of undoped polysilicon, polysilicon having n+ dopants, or amorphous polysilicon material.
The high-k dielectric layer 106 could be a single-layer or a multi-layer structure containing metal oxide layer such as rare earth metal oxide, in which the dielectric constant of the high-k dielectric layer 106 is substantially greater than 20. For example, the high-k dielectric layer 106 could be selected from a group consisting of hafnium oxide (HfO2), hafnium silicon oxide (HfSiO4), hafnium silicon oxynitride (HfSiON), aluminum oxide (Al2O3), lanthanum oxide (La2O3), lanthanum aluminum oxide (LaAlO), tantalum oxide, Ta2O5, zirconium oxide (ZrO2), zirconium silicon oxide (ZrSiO4), hafnium zirconium oxide (HfZrO4), strontium bismuth tantalite (SrBi2Ta2O9, SBT), lead zirconate titanate (PbZrxTi1-xO3, PZT), and barium strontium titanate (BaxSr1-xTiO3, BST). The hard mask 110 could be composed of SiO2, SiN, SiC, or SiON.
Next, as shown in
Next, a first spacer 114 composed of silicon nitride is formed on the sidewall surface of the gate structure 112 and the surface of the substrate 100, and a lightly doped ion implantation is carried out along with a thermal process to implant n-type dopants into the substrate 100 adjacent to two sides of the gate structure 112 for forming a lightly doped drain 116. As a thermal process is conducted after the ion implantation, the lightly doped drain 116 is preferably diffused into the substrate 100 directly under the first spacer 114. Next, a second spacer 118 is formed around the first spacer 114, in which the second spacer 118 can be a composite structure consisting of an L-shaped oxide layer 120 and a nitride layer 122 sitting thereon.
Next, as shown in
As shown in
Next, a thermal treatment is performed on the contact etch stop layer 128 by using a temperature between 300° C. to 1000° C. to increase the tensile strain of the contact etch stop layer 128 to the channel region of the NMOS transistor. In this embodiment, the thermal treatment preferably includes a spike anneal process, a millisecond anneal process, a UV curing process, or combination thereof. Preferably, the temperature of the spike anneal process is between 500° C. to 700° C. and the duration of the process is between 1 second to 2 seconds; the temperature of the millisecond anneal process is between 700° C. to 950° C., and the duration of the process is between 0.2 ms to 40 ms; the temperature of the UV curing process is between 300° C. to 450° C., and the duration of the process is between 1 minute to 10 minutes.
Next, as shown in
Next, a contact plug fabrication could be carried out to first using a patterned resist (not shown) as etching mask to partially remove the interlayer dielectric layer 130 and the contact etch stop layer 128 for forming a plurality of vias (not shown) connecting the source/drain region 126. Metal such as tungsten is deposited into the vias for forming contact plugs thereafter.
Despite the aforementioned embodiment forms a silicide layer on the source/drain region before the deposition of contact etch stop layer, the present invention could also cover the source/drain region with a contact etch stop layer directly without forming any silicide thereon, and then conduct a salicide process after the contact vias and the metal gate 140 are formed. For instance, as shown in
It should be noted that despite the aforementioned embodiment applies to a high-k first process, the present invention could also be applied to a high-k last process. For instance, a dummy gate of
Overall, the present invention preferably removes the dummy gate disposed on a substrate, and then conducts a thermal treatment, such as a spike anneal, a millisecond anneal, or a UV curing process on the remaining contact etch stop layer for increasing the tensile stress applied to the channel region of the NMOS transistor. As conventional art typically performs a thermal treatment on the contact etch stop layer before the dummy gate is removed, the contact etch stop layer would often be in a relaxed state while part of the contact etch stop layer is planarized and the stress applied to the channel region is significantly degraded. Hence, by altering the timing for performing such thermal treatment, the present invention could increase the stress applied to the chancel region of the transistor and improve the performance of the device substantially.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.
Number | Name | Date | Kind |
---|---|---|---|
5447884 | Fahey | Sep 1995 | A |
6043138 | Ibok | Mar 2000 | A |
6245626 | Chen | Jun 2001 | B1 |
6372605 | Kuehne | Apr 2002 | B1 |
6509232 | Kim | Jan 2003 | B1 |
6652718 | D'Couto | Nov 2003 | B1 |
6670275 | Lee | Dec 2003 | B2 |
7030430 | Doczy et al. | Apr 2006 | B2 |
7084025 | Phua | Aug 2006 | B2 |
7118987 | Fu | Oct 2006 | B2 |
7119404 | Chang | Oct 2006 | B2 |
7138323 | Kavalieros | Nov 2006 | B2 |
7153755 | Liu | Dec 2006 | B2 |
7208366 | Tsai | Apr 2007 | B2 |
7271464 | Trivedi | Sep 2007 | B2 |
7314793 | Frohberg | Jan 2008 | B2 |
7384880 | Brask | Jun 2008 | B2 |
7396728 | Varghese | Jul 2008 | B2 |
7456067 | Ang | Nov 2008 | B2 |
7482245 | Yu | Jan 2009 | B1 |
7517816 | Frohberg | Apr 2009 | B2 |
7521324 | Ohmi | Apr 2009 | B2 |
7592270 | Teo | Sep 2009 | B2 |
7601648 | Chua et al. | Oct 2009 | B2 |
7824990 | Chang | Nov 2010 | B2 |
8211775 | Ma et al. | Jul 2012 | B1 |
20020135071 | Kang | Sep 2002 | A1 |
20040147082 | Kim | Jul 2004 | A1 |
20050202624 | Li | Sep 2005 | A1 |
20060001095 | Doris | Jan 2006 | A1 |
20060046523 | Kavalieros et al. | Mar 2006 | A1 |
20060197161 | Takao | Sep 2006 | A1 |
20060281245 | Okuno | Dec 2006 | A1 |
20070032095 | Ramaswamy et al. | Feb 2007 | A1 |
20070077765 | Prince et al. | Apr 2007 | A1 |
20070090466 | Park et al. | Apr 2007 | A1 |
20070141852 | Stapelmann | Jun 2007 | A1 |
20080173947 | Hou | Jul 2008 | A1 |
20080242020 | Chen | Oct 2008 | A1 |
20090159981 | Niimi | Jun 2009 | A1 |
20090200494 | Hatem | Aug 2009 | A1 |
20090224293 | Miyanami | Sep 2009 | A1 |
20090230439 | Wang | Sep 2009 | A1 |
20090289284 | Goh et al. | Nov 2009 | A1 |
20100075507 | Chang | Mar 2010 | A1 |
20100102394 | Yamakawa et al. | Apr 2010 | A1 |
20100155954 | Mukherjee et al. | Jun 2010 | A1 |
20100184281 | Hsu | Jul 2010 | A1 |
20100184359 | Park | Jul 2010 | A1 |
20100261323 | Chen et al. | Oct 2010 | A1 |
20110076823 | Lin et al. | Mar 2011 | A1 |
20110086502 | Yeh et al. | Apr 2011 | A1 |
20110156154 | Hoentschel et al. | Jun 2011 | A1 |
20120139053 | Ando et al. | Jun 2012 | A1 |
20120146155 | Hoentschel et al. | Jun 2012 | A1 |
20120196452 | Balseanu et al. | Aug 2012 | A1 |
20120217590 | Babich et al. | Aug 2012 | A1 |
20120252198 | Zhu et al. | Oct 2012 | A1 |
20120264284 | Wang et al. | Oct 2012 | A1 |
20120286375 | Cai et al. | Nov 2012 | A1 |
20130017679 | Lenski et al. | Jan 2013 | A1 |
Number | Date | Country | |
---|---|---|---|
20120309158 A1 | Dec 2012 | US |