Claims
- 1. A method for producing a plurality of trench capacitors in a p-doped silicon layer for integrated semiconductor memories, the method which comprises:
providing a p-doped silicon layer having a predetermined resistivity, a front side, and a rear side; producing start nuclei on the front side of the p-doped silicon layer; applying an electrolyte to the front side of the p-doped silicon layer; applying an electrical voltage between the rear side of the p-doped silicon layer and the electrolyte such that an electric current having a given current density flows in the p-doped silicon layer and the plurality of trenches are produced; when performing the step of applying the electrical voltage, setting the electrical voltage such that the current density is 1-10 mA/cm2 at the rear side of the p-doped silicon layer and each of the plurality of trenches being produced will have a diameter of less than 300 nm; producing a respective first electrode in each of the plurality of trenches; applying a respective capacitor dielectric to the first electrode in each of the plurality of trenches; and producing a respective second electrode in each of the plurality of trenches.
- 2. The method according to claim 1, wherein the p-doped silicon layer is a silicon wafer, part of a p-doped silicon wafer, or bears on a p-doped silicon wafer.
- 3. The method according to claim 1, wherein the resistivity of the p-doped silicon layer is less than 2 ohm cm.
- 4. The method according to claim 1, wherein the resistivity of the p-doped silicon layer is less than 0.3 ohm cm.
- 5. The method according to claim 1, which further comprises providing a mask for configuring the start nuclei on the front side of the p-doped silicon layer.
- 6. The method according to claim 5, wherein the mask is a patterned oxide layer/nitride layer stack, a patterned oxide layer and/or a patterned resist layer.
- 7. The method according to claim 5, which further comprises performing the step of producing the start nuclei by overetching while fabricating the mask.
- 8. The method according to claim 5, which further comprises performing the step of producing the start nuclei by alkaline pickling in opened regions of the mask.
- 9. The method according to claim 1, which further comprises:
providing the p-doped silicon layer as a silicon wafer having the rear side; and before electrically contact connecting the rear side of the silicon wafer, performing a doping step for producing a p+-type doping layer on the rear side of the silicon wafer.
- 10. The method according to claim 1, which further comprises removing the p+-type doping layer at the rear side of the silicon wafer after the plurality of trenches are produced.
- 11. The method according to claim 1, which further comprises providing the electrolyte as an organic solution having an added amount of hydrofluoric acid or fluorine.
- 12. The method according to claim 1, which further comprises providing the electrolyte as an organic solution with an added amount of acetonitrile, dimethylformamide or dimethylamide.
- 13. The method according to claim 1, which further comprises providing the electrolyte as an aqueous solution having an added amount of hydrofluoric acid.
- 14. The method according to claim 1, which further comprises:
introducing a counterelectrode in the electrolyte; and performing the step of applying the electrical voltage by applying an electrical voltage between the counterelectrode and the rear side of the p-doped silicon layer.
- 15. The method according to claim 14, which further comprises forming and configuring the counterelectrode with regard to the p-doped silicon layer such that when the electrical voltage is applied between the counterelectrode and the rear side of the p-doped silicon layer, the current density of the electrical current is substantially constant at the rear side of the p-doped silicon layer.
- 16. The method according to claim 14, which further comprises performing the step of applying the electrical voltage between the counterelectrode and the rear side of the p-doped silicon layer by placing the counterelectrode at a negative potential with respect to the rear side of the p-doped silicon layer.
- 17. The method according to claim 1, which further comprises predetermining the diameter of each of the plurality of trenches by choosing the resistivity of the silicon layer and the current density.
- 18. The method according to claim 1, which further comprises, when performing the step of applying the electrical voltage, varying the current density with respect to time such that the diameter of each of the plurality of trenches being produced varies along a trench depth.
- 19. The method according to claim 1, which further comprises, when performing the step of applying the electrical voltage, varying the current density with respect to time such that each of the plurality of trenches being produced has a bottle shape.
- 20. The method according to claim 1, which further comprises performing the step of applying the electrical voltage such that the diameter of each of the plurality of trenches is less than about 100 nm.
- 21. The method according to claim 1, which further comprises performing the step of applying the electrical voltage such that a resulting etching rate for producing the plurality of trenches is greater than 1 μm/min.
- 22. The method according to claim 1, which further comprises performing the step of applying the electrical voltage such that each of the plurality of trenches is produced with a depth of more than 5 μm.
- 23. The method according to claim 1, which further comprises performing the step of applying the electrical voltage such that each of the plurality of trenches is produced with a depth of more than about 10 μm.
- 24. The method according to claim 1, wherein each of the plurality of trenches has a diameter/depth aspect ratio of more than 20.
- 25. The method according to claim 1, wherein each of the plurality of trenches has a diameter/depth aspect ratio of more than 50.
- 26. The method according to claim 1, which further comprises n-doping trench walls of each of the plurality of trenches by performing a ASG doping and/or a GPD doping.
- 27. The method according to claim 1, which further comprises using mesopores to enlarge surfaces of inner walls of the plurality of trenches.
- 28. The method according to claim 1, wherein the semiconductor memories are DRAMs or ferroelectric semiconductor memories.
Priority Claims (1)
Number |
Date |
Country |
Kind |
100 55 712.0 |
Nov 2000 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/EP01/12870, filed Nov. 7, 2001, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/EP01/12870 |
Nov 2001 |
US |
Child |
10436427 |
May 2003 |
US |