This invention was made with U.S. Government support under Contract Nos. MDA972-94-C0006 and MDA972-93-C-0033 awarded by the Advanced Research Projects Agency (ARPA). The U.S. Government has certain rights in this invention.
Number | Name | Date | Kind |
---|---|---|---|
5053351 | Fazan et al. | Oct 1991 | |
5102820 | Chiba | Apr 1992 |
Entry |
---|
Onishi, Shigeo et al., "A Half-Micron Ferroelectric Memory Cell Technology with Stacked Capacitor Structure", IEEE, 1994, pp. 843-846. |
Lesaicherre, P-Y et al., "A Gbit-Scale DRAM Stacked Technology With ECR MOCVD SrTiO.sub.3 and RIE Patterned RuO.sub.2 /TiN Storage Node", IEEE, 1994, pp. 831-834. |
Eimori, T. et al., "A Newly Designed Planar Stacked Capacitor Cell With High Dielectric Constant Film for 256Mbit DRAM", IEEE, 1993, pp. 631-634. |