1. Field of the Invention
The present disclosure relates generally to semiconductor fabrication and, more particularly, to a method for forming a contact hole by employing a post etching process to remove residues such as polymers after a trench is formed.
2. Background of the Related Art
In recent years, as a design rule for fabricating semiconductor device, especially memory devices, has been directed toward miniaturization, contact holes with a narrow width and a large depth are necessitated. Thus, contact holes for direct contact, word line contact, bit line contact and plate contact should be formed during a fabrication process. Here, the direct contact is to expose the surface of a semiconductor substrate. The word line contact is to expose the upper portion of a gate electrode. However, such contact holes have different depths and various etching target layers.
Different processes are needed to form the contact holes with various depths and etching target layers. The need for different processes may cause cumbersome problems and increase manufacturing cost. Therefore, the contact holes should be preferably made by just one single process. To form the contact holes by just one single process, proper etch rate, selectivity ratio and vertical profile are necessary. The etch rate is defined as etching amount during a given time. The selectivity ratio is the difference of the etching ratio between an etching target layer and a bottom layer having an etching end point. The vertical profile is defined as the width of the bottom of the contact hole formed by etching. However, if the plasma etching process is employed using conventional etching gases such as CH4 for forming the contact holes by Reactive Ion Etch (hereinafter referred to as “RIE”), a trade-off among etch rate, selectivity ratio and vertical profile will be inevitably entailed. For example, an etching gas including fluorine is primarily used to etching a silicon oxide layer. As the fluorine is getting more added into the etching gas, the etching ratio is increased and the vertical ratio is improved. In contrast, the selectivity ratio is decreased.
a through
Referring to
Referring to
Referring to
Referring to
The conventional method removes the residues such as polymers using the ashing process. However, residues such as polymers may be hardly removed by the ashing process. Moreover, residues may be caused after the nitride is etched. Therefore, such residues may deteriorate the flatness of the bottom interconnect and the contact resistance.
U.S. Pat. No. 6,589,883, Gole et al., discloses a post-etch treatment for enhancing and stabilizing the photoluminescence (PL) from a porous silicon (PS) substrate.
U.S. Pat. No. 5,817,579, Ko et al., discloses a method for forming a via through a silicon oxide layer.
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this application, illustrate embodiment(s) of the invention and together with the description serve to explain the principle of the invention. In the drawings;
a through 1d are cross-sectional views which schematically illustrate a prior art of forming a contact hole.
a through 2d are cross-sectional views which schematically illustrate an example process for forming a contact hole according to the present invention.
The present invention is directed to a method for forming contact holes in a semiconductor device that obviates one or more problems due to limitations and disadvantages of the related art.
An object of the present disclosure is to fabricate a contact hole maximizing the characteristics of a semiconductor device just by performing a Post Etching Treatment (hereinafter referred to as “PET”) after a trench is formed.
To achieve the object and other advantages of and in accordance with the purpose of the invention, as embodied and broadly described herein, an method for forming a contact hole in a semiconductor device according to the present invention comprises depositing a nitride layer and an ILD on a substrate including predetermined devices; forming a first photoresist pattern on the ILD and making a via hole by using the first photoresist pattern; performing a first ashing process; forming a second photoresist pattern on the ILD and making a trench using the second photoresist pattern; conducting a PET; performing a second ashing process and etching the predetermined portion of the nitride layer exposed through the via hole; and wet-cleaning the resulting structure.
a through 2e are cross-sectional views illustrating an example process of forming a contact hole according to the present invention.
Referring to
Referring to
Referring to
Referring to
Accordingly, the present disclosure can fabricate a contact hole maximizing the characteristics of a semiconductor device just by performing a single process of a PET after a trench is formed.
The foregoing embodiments are merely exemplary and are not to be construed as limiting the present invention. The present teachings can be readily applied to other types of apparatuses. The description of the present invention is intended to be illustrative, and not to limit the scope of the claims. Many alternatives, modifications, and variations will be apparent to those skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
10-2003-0101600 | Dec 2003 | KR | national |