Claims
- 1. A process of fabricating an integrated circuit comprising the steps of:
- depositing a first layer comprising a single layer of polysilicon above a substrate;
- depositing a second layer comprising a single layer of amorphous silicon directly on said first layer, to a thickness of approximately 1800-3000 .ANG., wherein said amorphous silicon is used to eliminate the surface roughness of polysilicon layer and permit linewidth control during gate patterning;
- growing an oxide layer on said second layer;
- performing an anneal at a temperature of approximately 750.degree. C. and for a period of approximately 30 seconds, wherein said steps of growing an oxide layer and performing an anneal are performed to maintain the smooth surface of said amorphous silicon; and
- patterning said first layer, said second layer, and said oxide layer into a composite gate electrode.
- 2. The process as described in claim 1 wherein said first layer is deposited to a first thickness of approximately 200-2000 .ANG..
- 3. The process as described in claim 1 wherein said first layer is deposited at a first temperature in the range of approximately 600-700.degree. C. and at a first pressure in the range of approximately 1 pascal to approximately 1 atmosphere.
- 4. The process as described in claim 1 wherein said second layer is deposited at a second temperature in the range of approximately 500-600.degree. C. and at a second pressure in the range of approximately 1 pascal to approximately 1 atmosphere.
- 5. The process as described in claim 1 wherein said first and second layers are deposited without breaking vacuum.
- 6. The process as described in claim 1 wherein said oxide layer comprises a native oxide and is grown at a temperature of less than 600.degree. C.
- 7. The process as described in claim 1 wherein said annealing step is performed after said oxide layer is grown and before said patterning step.
- 8. The process as described in claim 1 wherein said annealing step is performed in a nitrogen ambient.
- 9. A process of fabricating an integrated circuit, comprising the steps of:
- depositing a first layer comprising a single layer of polysilicon above a substrate;
- depositing a second layer comprising a single layer of amorphous silicon directly on said first layer, to a thickness of approximately 1800-3000 .ANG., wherein said amorphous silicon is used to eliminate the surface roughness of polysilicon layer and permit linewidth control during gate patterning, and wherein said first layer and said second layer are deposited without breaking vacuum;
- growing an oxide layer on said second layer;
- performing an anneal at a temperature of approximately 750.degree. C. and for a period of approximately 30 seconds, wherein said steps of growing an oxide layer and performing an anneal are performed to maintain the smooth surface of said amorphous silicon; and
- patterning said first layer, said second layer, and said oxide layer into a composite gate electrode.
- 10. The process as described in claim 9 wherein said first layer is deposited to a first thickness of approximately 200-2000 .ANG..
- 11. The process as described in claim 9 wherein said first layer is deposited at a first temperature of in the range of approximately 600-700.degree. C. and at a first pressure in the range of approximately 1 pascal to approximately 1 atmosphere.
- 12. The process as described in claim 9 wherein said second layer is deposited at a second temperature in the range of approximately 500-600.degree. C. and at a second pressure in the range of approximately 1 pascal to approximately 1 atmosphere.
- 13. The process as described in claim 9 wherein said oxide layer comprises a native oxide and is grown at a temperature of less than 600.degree. C.
- 14. The process as described in claim 9 wherein said annealing step is performed after said oxide layer is grown and before said patterning step.
- 15. The process as described in claim 14 wherein said annealing step is performed in a nitrogen ambient.
Parent Case Info
This is a continuation of application Ser. No. 08/536,525, filed Sep. 29, 1995, now abandoned.
US Referenced Citations (15)
Foreign Referenced Citations (1)
Number |
Date |
Country |
61-295644 |
Dec 1986 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
536525 |
Sep 1995 |
|