Claims
- 1. A method for isolation of a semiconductor element in a semiconductor device comprising:
- a step of forming a surface protective film on a semiconductor substrate;
- a step of forming an insulation film on said surface protective film;
- a step of forming a first mask material film on said insulation film;
- a step of selectively removing said first mask material film at an area thereof equal to a width of an element isolation region;
- a step of isotropically etching said insulation film to produce a sloped portion of said insulation film immediately underneath said first mask material film with a rising edge portion of said sloped portion being aligned in a vertical direction with an edge portion of said first mask material film;
- a step of forming a second mask material film over the entire surface;
- a step of anistropically etching said second mask material film;
- a step of isotropically etching said insulation film and said surface protective film, to expose said semiconductor substrate; and
- a step of removing said first mask material film and said second mask material film by means of anisotropic etching.
- 2. The method according to claim 1, wherein the etching rate of said insulation film increases as the etching proceeds away from said semiconductor substrate.
- 3. The method according to claim 2, wherein said insulation film includes a damage layer formed by implanting ions into the surface portion of the insulation film so that the etching rate of the damage layer is higher than that of the other portion of the insulation film.
- 4. The method according to claim 1, wherein said insulation film is a silicon oxide film.
- 5. The method according to claim 2, wherein said insulation film consists of a lamination of a plurality of layers having different etching rates.
- 6. The method according to claim 5, wherein said plurality of layers having different etching rates consist of a phosphorus glass layer and a silicon oxide layer.
- 7. The method according to claim 1, wherein said surface protective film is a silicon oxide film.
- 8. The method according to claim 1, wherein said first mask material film is a silicon nitride film.
- 9. The method according to claim 1, wherein said second mask material film is a silicon nitride film.
- 10. The method according to claim 1, wherein said first mask material film is a polysilicon film.
- 11. The method according to claim 1, wherein said second mask material film is a polysilicon film.
- 12. The method according to claim 1, wherein a step of anisotropically etching said insulation film and said surface film is interposed between the step of anisotropically etching said second mask material film and the step of isotropically etching said insulation film and said surface protective film.
- 13. The method according to claim 1, wherein said second mask material film is thicker than said insulation film and surface protective film which are isotropically etched.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 62-5821 |
Jan 1987 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 140,649, filed Jan. 4, 1988, now abandoned.
US Referenced Citations (2)
| Number |
Name |
Date |
Kind |
|
4354896 |
Hunter |
Oct 1982 |
|
|
4667395 |
Ahlgren et al. |
May 1987 |
|
Non-Patent Literature Citations (1)
| Entry |
| White, L. K., "Bilayer Taper Etching" J. Electrochem Soc., vol. 127, No. 12, 1980, pp. 2687-93. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
140649 |
Jan 1988 |
|