Claims
- 1. A semiconductor fabrication method using a CMOS based micro-electromechanical system (MEMS) technology, comprising:
fabricating a CMOS circuit layout on a silicon substrate; depositing a first thick film photo resist layer on said CMOS circuit layout; forming a seed layer on said seed layer on said first thick film photo resist layer; depositing a-second thick film photo resist layer on selected portions of said seed layer to form a mold pattern; electroplating a conductive layer on said mold pattern; removing selected portions of said seed layer; applying a stress compensation material over said conductive layer; etching a back side surface of said silicon substrate to remove areas not covered by a mask layer; and removing said first thick film photoresist layer via openings in said CMOS circuit layout.
- 2. The method of claim 1, wherein the CMOS circuit layout is fabricated using a double poly/double metal having a thickness of 2 um.
- 3. The method of claim 1, wherein the CMOS circuit layout is fabricated using a double poly/double metal having a thickness of 1.2 um.
- 4. The method of claim 1, wherein said second thick film photo resist layer is thicker than said second thick film photo resist layer.
- 5. The method of claim 1, wherein said first thick film photo resist layer is a sacrifical layer.
- 6. The method of claim 1, wherein said seed layer comprises at least one of a gold and chromium alloy adapted to prevent oxidation from occurring between two exterior metals.
- 7. The method of claim 1, wherein said seed layer comprises at least one metal selected from the group consisting of chromium, nickel and titanium.
- 8. The method of claim 1, wherein said step of electroplating comprises applying films of gold on said second thick film photo resist layer.
- 9. The method of claim 1 wherein said step of stripping comprises applying acetone to said second thick film photo resist layer.
- 10. The method of claim 1, wherein said step of applying stress compensation comprises applying layers of a polymide to said CMOS circuit layout.
- 11. The method of claim 1, wherein said step of etching comprises applying XeF2 to the back side of the silicon substrate.
- 12. The method of claim 1, further comprising:
performing bulk micromachining to remove selected portions of said silicone substrate.
- 13. The method of claim 1, wherein said semiconductor fabrication method provides at least one of a capacitor, a filter, and a transmission line.
- 14. A tunable micro electromechanical capacitor, comprising:
a first plate; a second plate disposed opposite said second plate; at least one arm adapted to support said second plate, said at least one arm including a polysilicon material disposed between said second plate and said at least one arm, said at least one arm providing thermal actuation for said second plate.
- 15 The tunable capacitor of claim 14, wherein said first plate is comprised of gold.
- 16. The tunable capacitor of claim 14 wherein at least one of said at least one arm and said second plate is comprised of aluminum.
- 17. The tunable capacitor of claim 14, wherein said first plate is fixedly suspended above said second plate.
- 18. The tunable capacitor of claim 14, wherein said first and second plates are in initial contact.
- 19. The tunable capacitor of claim 14, wherein said at least one arm is connected to at least one supporting member.
- 20. The tunable capacitor of claim 14, wherein said second plate moves away from said first plate when a voltage is induced in said polysilicon material of said at least one arm.
- 21. The tunable capacitor of claim 20, wherein a distance between said first and second plates is determined by the voltage induced in said polysilicon material of said at least one arm.
- 22. The tunable capacitor of claim 14, wherein said first and second plates comprise thin film metal plates.
- 23. A method of fabricating a micro electromechanical integrated circuit, comprising:
providing a substrate; applying a first metal layer to said substrate; applying a first thick film photo resist layer to said substrate, said first thick film photo resist layer being adapted to cover openings in said first metal layer; applying a seed layer to said first thick film photo resist layer; and applying a second thick film photo resist layer to said seed layer.
- 24. The method of claim 23, further comprising:
electroplating a gold layer on said second thick film photo resist layer; stripping said second thick film photo resist layer from said seed layer; evaporating said seed layer; providing a polymide layer over said electroplated gold; removing a portion of said substrate via bulk micromachining; and removing said first thick film photo resist layer via surface micromachining.
- 25. The method of claim 23, wherein said polymide layer provides structural support for said bulk micromachined portion of said substrate.
- 26. The method of claim 23, wherein the portion of said bulk micromachined substrate is substantially flexible and adapted to move in a vertical direction.
Government Interests
[0001] This application was made with United States Government support under Grant No. N66001-00-1-8904 awarded by the Department of the Navy. The U.S. Government has certain rights in the invention.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60312090 |
Aug 2001 |
US |