Claims
- 1-76 (canceled).
- 77. A method for making a semiconductor device comprising:
forming a superlattice comprising a plurality of stacked groups of layers; and each group of layers of the superlattice comprising four stacked base semiconductor monolayers defining a base semiconductor portion and an energy band-modifying layer thereon; the energy-band modifying layer comprising at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions.
- 78. A method according to claim 77 wherein the superlattice also has a common energy band structure therein.
- 79. A method according to claim 77 wherein the superlattice has a higher charge carrier mobility in at least one direction than would otherwise be present.
- 80. A method according to claim 79 wherein the higher charge carrier mobility results from a lower conductivity effective mass for the charge carriers in a parallel direction than would otherwise be present.
- 81. A method according to claim 80 wherein the lower conductivity effective mass is less than two-thirds the conductivity effective mass that would otherwise occur.
- 82. A method according to claim 79 wherein the charge carriers having the higher mobility comprise at least one of electrons and holes.
- 83. A method according to claim 77 wherein each base semiconductor portion comprises silicon.
- 84. A method according to claim 77 wherein each energy band-modifying layer comprises oxygen.
- 85. A method according to claim 77 wherein each energy band-modifying layer is a single monolayer thick.
- 86. A method according to claim 77 wherein the superlattice further has a substantially direct energy bandgap.
- 87. A method according to claim 77 wherein the superlattice further comprises a base semiconductor cap layer on an uppermost group of layers.
- 88. A method according to claim 77 wherein each non-semiconductor monolayer is thermally stable through deposition of a next layer.
- 89. A method according to claim 77 wherein each base semiconductor portion comprises a base semiconductor selected from the group consisting of Group IV semiconductors, Group III-V semiconductors, and Group II-VI semiconductors.
- 90. A method according to claim 77 wherein each energy band-modifying layer comprises a non-semiconductor selected from the group consisting of oxygen, nitrogen, fluorine, and carbon-oxygen.
- 91. A method according to claim 77 wherein forming the superlattice comprises forming the superlattice on a substrate.
- 92. A method according to claim 77 further comprising doping the superlattice with at least one type of conductivity dopant therein.
- 93. A method according to claim 77 wherein the superlattice defines a channel for a transistor.
- 94. A method for making a semiconductor device comprising:
forming a superlattice comprising a plurality of stacked groups of layers; and each group of layers of the superlattice comprising four stacked silicon atomic layers defining a silicon portion and an energy band-modifying layer thereon; the energy-band modifying layer comprising at least one oxygen atomic layer constrained within a crystal lattice of adjacent silicon portions.
- 95. A method according to claim 94 wherein the superlattice has a common energy band structure therein.
- 96. A method according to claim 94 wherein the superlattice has a higher charge carrier mobility in at least one direction than would otherwise be present.
- 97. A method according to claim 96 wherein the higher charge carrier mobility results from a lower conductivity effective mass for the charge carriers in a parallel direction than would otherwise be present.
- 98. A method according to claim 96 wherein the charge carriers having the higher mobility comprise at least one of electrons and holes.
- 99. A method according to claim 94 wherein each energy band-modifying layer is a single atomic layer thick.
- 100. A method according to claim 94 wherein the superlattice further has a substantially direct energy bandgap.
- 101. A method according to claim 94 wherein the superlattice further comprises a silicon cap layer on an uppermost group of layers.
- 102. A method according to claim 94 wherein forming the superlattice comprises forming the superlattice on a substrate.
- 103. A method according to claim 94 further comprising doping the superlattice with at least one type of conductivity dopant therein.
- 104. A method according to claim 94 wherein the superlattice defines a channel for a transistor.
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. patent applications Ser. Nos. ______ and ______ filed on Jun. 26, 2003, entitled “Semiconductor Structures Having Improved Conductivity Effective Mass” attorney work docket 0002-0001, and “Methods of Fabricating Semiconductor Structures Having Improved Conductivity Effective Mass” attorney work docket no. 0002-0002, the entire disclosures of which are incorporated by reference herein.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10647061 |
Aug 2003 |
US |
Child |
10717370 |
Nov 2003 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
10603696 |
Jun 2003 |
US |
Child |
10647061 |
Aug 2003 |
US |
Parent |
10603621 |
Jun 2003 |
US |
Child |
10647061 |
Aug 2003 |
US |