Claims
- 1. A method of manufacturing a semiconductor integrated circuit device which comprises a bipolar transistor and a field effect transistor, the method comprising the steps of:
- forming, in a semiconductor substrate of a first conductivity type, first semiconductor regions of a second conductivity type;
- forming a semiconductor layer of said first conductivity type on said semiconductor substrate;
- forming, in said semiconductor layer, second semiconductor regions of said second conductivity type contacting said first semiconductor regions;
- forming, on said semiconductor layer, an insulation film having a contact hole formed therein, leading to a portion of a predetermined one of said second semiconductor regions;
- forming an impurity diffusion source layer of said second conductivity type on said insulation film;
- doping said last-mentioned second semiconductor region with an impurity from said impurity diffusion source layer via said contact hole formed in said insulation film, to form, in said last-mentioned second semiconductor region, a third semiconductor region of said second conductivity type, constituting a collector leading region, having a high impurity concentration formed by further implantation of the impurity diffusion source layer while masking other regions of the transistor, and contacting the first semiconductor region contacting said last-mentioned second semiconductor region; and
- patterning said impurity diffusion source layer to form gate electrode of a field effect transistor and a collector electrode of a bipolar transistor with said bipolar transistor being formed in said last-mentioned second semiconductor region and said field effect transistor being formed in said semiconductor layer where said second semiconductor region is not formed or in another predetermined one of said second semiconductor regions.
- 2. A method of manufacturing a semiconductor integrated circuit device according to claim 1 in which said impurity diffusion source layer comprises a polysilicon layer doped with an impurity at a high concentration.
- 3. A method of manufacturing a semiconductor integrated circuit device according to claim 1 in which, at said step for forming said third semiconductor region, said diffusion of the impurity from said impurity diffusion source layer is performed until said third semiconductor region contacts the first semiconductor region contacting said last mentioned second semiconductor region.
- 4. A method of manufacturing a semiconductor integrated circuit device according to claim 2 in which, at said step for forming said third semiconductor region, said diffusion of the impurity from said impurity diffusion source layer is performed until said third semiconductor region contacts the first semiconductor region contacting said last mentioned second semiconductor region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
58-187930 |
Oct 1983 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 846,512, filed Mar. 31, 1986, which in turn is a division of application Ser. No. 658,029, filed Oct. 5, 1984 both are now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0052450 |
May 1982 |
EPX |
0067661 |
Dec 1982 |
EPX |
0097379 |
Jun 1983 |
EPX |
2319978 |
Feb 1977 |
FRX |
58-66352 |
Apr 1983 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Sorab K. Ghandhi, "VLSI Fabrication Principles", John Wiley & Sons, New York, NY, 1983, pp. 170-171. |
N. G. Anantha et al, IBM Technical Disclosure Bulletin, vol. 23, No. 1, Jun. 1980, "Method for Making Self-Aligned Mesfets with Process Compatible with NPN Transistors", pp. 167-169. |
Castrucci et al., "Bipolar/FET High-Performance Circuit," IBM Technical Disclosure Bulletin, vol. 16, No. 8, Jan. 1974. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
658029 |
Oct 1984 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
846512 |
Mar 1986 |
|