1. Field of the Invention
The present invention relates to a method for manufacturing a semiconductor device that has a multi-layer insulating film as an interlayer insulating film for buried Cu wirings.
2. Background Art
In recent years, as the wiring pitch has been reduced in semiconductor integrated circuits, the problem of signal delay due to increase of the resistance of metal wirings and the capacitance of interlayer insulating films has become serious. In order to solve this problem, it has become essential to use Cu as the wiring material, and a low-dielectric-constant film (low-K film) as the interlayer insulating film. The interlayer insulating film for buried Cu wirings is formed of a multi-layer insulating film wherein a plurality of insulating films are laminated. In addition to the low-K film, the multi-layer insulating film has a Cu barrier film for preventing the diffusion of Cu from the underlying buried Cu wirings into the low-K film, an etching stopper film for forming wiring vias or trenches, a hard mask and the like.
The examples of the low-K films used herein include an MSQ (alkyl silsesquioxane polymer) film, an HSQ (hydrogenated silsesquioxane polymer) film, an SiOC film, and an organic polymer film, formed using a spin coating method or a CVD (chemical vapor deposition) method. An insulating film having pores of several angstroms to several hundred angstroms, known as a porous low-K film, is also promising for further reducing the dielectric constant of interlayer insulating films in next-generation semiconductor devices. In addition, various films such as an SiO2 film, SiN film, SiC film and SiCN film formed using a spin coating method or a CVD method are used as a Cu barrier film, an etching stopper film and the hard mask.
When various materials are combined to form a multi-layer insulating film, adhesion between different materials becomes poor due to difference in the properties of the materials, and a desired laminated structure cannot be obtained. Even if a desired laminated structure is obtained when initially formed, the multi-layer insulating film is peeled off at the boundary of the films due to mechanical stress from the CMP (chemical mechanical polishing) step in the subsequent formation of buried Cu wirings or the assembling step in the subsequent formation of buried Cu wirings, and reliability after completion is lost. If a porous low-K film is used, adhesion is further worsened, and the problem becomes more serious.
In order to solve these problems, in a conventional method for manufacturing a semiconductor device, plasma treatment is performed on the surface of a first insulating film in a single-gas atmosphere of N2, He, Ne, Ar, or the like, and then, a second insulating film is formed on the first insulating film, to improve the adhesion of the first and second insulating films (Japanese Patent Laid-Open No. 2000-106364).
However, the conventional method has a problem that the dielectric constant of the first insulating film increases due to the spattering effect or the densification effect, if a plasma treatment for improving adhesion is performed.
The present invention has been devised to solve the above-described problems, and it is the object of the present invention to provide a method for manufacturing a semiconductor device that can improve the adhesion of the first and second insulating films, and can suppress the increase of the leakage current and the dielectric constant of the first insulating film.
According to one aspect of the present invention, in a method for manufacturing a semiconductor device, a first insulating film is formed as one layer of the multi-layer insulating film. Then, a plasma treatment is performed on the surface of the first insulating film in an atmosphere of He/Ar mixed gas containing 5 to 31% Ar. After the plasma treatment, a second insulating film different from the first insulating film is formed on the first insulating film as another layer of the multi-layer insulating film.
Other and further objects, features and advantages of the invention will appear more fully from the following description.
According to the present invention, the adhesion of the first and second insulating films can be improved, and the increase of the leakage current and the dielectric constant of the first insulating film can be suppressed.
The present invention relates to a method for manufacturing a semiconductor device that has a multi-layer insulating film as an interlayer insulating film for buried Cu wirings. An example of such a multi-layer insulating film according to the present invention is shown in
The multi-layer insulating film shown in
The method for manufacturing a semiconductor device according to the first embodiment of the present invention will be described below referring to
First, as
Next, as
After this plasma treatment, as
By thus performing plasma treatment, the adhesiveness of the MSQ film 3 and the SiO2 film 4 is improved, and a desired laminated structure can be obtained. Furthermore, the SiO2 film 4 can be prevented from being peeled off at the boundary with the MSQ film 3 when performing CMP or the like for forming buried Cu wirings in the subsequent step. The plasma treatment can be performed on each surface of all the insulating films of the multi-layer insulating film, or can be selectively performed on the surfaces of insulating films of particularly poor adhesiveness.
An evaluation for the I-V characteristics of an MSQ monolayer film (thickness of 250 nm) was conducted using a mercury probe. As a result, as shown in
The evaluation for the I-V characteristics was similarly performed after plasma treatment changing the percentage of Ar contained in He/Ar mixed gas. Table 1 shows the results of leakage current measured at a voltage of 50 V.
As a result, judging from the leakage current 1˜2E-12 (A/cm2) of MSQ film not subjected to plasma treatment as a reference value, it was found that the increase of leakage current could be suppressed if the percentage of Ar contained in He/Ar mixed gas was 13% or more. From above data, it was estimated that the increase of leakage current could be suppressed if the percentage of Ar contained in He/Ar mixed gas was approximately 5% or more.
On the other hand, when the percentage of Ar contained in He/Ar mixed gas increases, it is presumed that the MSQ film is damaged and the dielectric constant is increased due to the sputtering effect or the densification effect. Table 2 shows the results of measuring the dielectric constant of the MSQ film after plasma treatment changing the percentage of Ar contained in He/Ar mixed gas. In Table 2, the increase rate of the dielectric constant using the dielectric constant of the MSQ film not subjected to plasma treatment as the reference value is shown.
Judged from these results, using the dielectric constant of MSQ film not subjected to plasma treatment as the reference value, it was found that the increase rate of dielectric constant could be suppressed under 1.1 if the percentage of Ar contained in He/Ar mixed gas was 31% or less.
Therefore, in the method of manufacturing a semiconductor, device as shown in
In the above-described example shown in
In the above-described example, although an SiO2 film 4 is formed as the second insulating film, the present invention is not limited thereto, but a film of SiO2, SiN, SiC, SiCN, SiOC or SiON may be formed using a spin coating method or a CVD method.
With increase in the time for plasma treatment, the adhesion between films is more improved, but the base material is heavily damaged. Therefore, the time for plasma treatment need to be optimized for the base material. Normally, the time for plasma treatment is preferably about 10 to 60 seconds.
In the above-described example, the present invention is applied to the formation of an SiO2 film 4 on an MSQ film 3. However, the present invention is not limited thereto, but the present invention can be applied repeatedly in the formation of a multi-layer insulating film. For example, the present invention can also be applied to the formation of an SiO2 film 9 on an MSQ film 8 shown in
The method for manufacturing a semiconductor device according to the second embodiment of the present invention will be described below referring to
First, as
Next, as
After the plasma treatment, as
Thereby, the same effect as the effect of the first embodiment can be achieved. Furthermore, if the MSQ film is directly applied onto the fluorinated allylene film 6, the MSQ film is repelled and cannot be formed. However, the application of the above-described plasma treatment and adhesion promoter enables the MSQ film 8 to be formed, and a desired laminated structure can be obtained.
The method for manufacturing a semiconductor device according to the third embodiment of the present invention will be described below referring to
First, as
Next, as
Thereby, the same effect as the effect of the first embodiment can be achieved. Furthermore, if the MSQ film is directly applied onto the fluorinated allylene film 6, the MSQ film is repelled and cannot be formed. However, the application of the above-described adhesion promoter and plasma treatment enables the MSQ film 8 to be formed, and a desired laminated structure can be obtained.
Obviously many modifications and variations of the present invention are possible in the light of the above teachings. It is therefore to be understood that within the scope of the appended claims the invention may be practiced otherwise than as specifically described.
The entire disclosure of a Japanese Patent Application No. 2003-161277, filed on Jun. 5, 2003 including specification, claims, drawings and summary, on which the Convention priority of the present application is based, are incorporated herein by reference in its entirety.
Number | Date | Country | Kind |
---|---|---|---|
2003-161277 | Jun 2003 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5858882 | Chang et al. | Jan 1999 | A |
5928480 | Leiphart | Jul 1999 | A |
5962344 | Tu et al. | Oct 1999 | A |
6106683 | Ohkawa | Aug 2000 | A |
6124216 | Ko et al. | Sep 2000 | A |
8140225 | Usami et al. | Oct 2000 | |
6225236 | Nishimoto et al. | May 2001 | B1 |
6358841 | Bao et al. | Mar 2002 | B1 |
6524972 | Maeda | Feb 2003 | B1 |
6784485 | Cohen et al. | Aug 2004 | B1 |
20020033486 | Kim et al. | Mar 2002 | A1 |
20030082924 | Andideh et al. | May 2003 | A1 |
20030228413 | Ohta et al | Dec 2003 | A1 |
Number | Date | Country |
---|---|---|
08-111458 | Apr 1996 | JP |
2000-68096 | Mar 2000 | JP |
2000-68261 | Mar 2000 | JP |
2000-106364 | Apr 2000 | JP |
2000-332011 | Nov 2000 | JP |
2001-274250 | Oct 2001 | JP |
2001-291872 | Oct 2001 | JP |
2002-026121 | Jan 2002 | JP |
2002-370059 | Dec 2002 | JP |
2003-309173 | Oct 2003 | JP |
469532 | Dec 2001 | TW |
Number | Date | Country | |
---|---|---|---|
20040248395 A1 | Dec 2004 | US |