Claims
- 1. A method for manufacturing a transistor, comprising:providing a transistor assembly including a silicon based semiconductor layer with a first surface, a dielectric layer disposed on at least part of the first surface, and a gate electrode disposed on the dielectric layer, the assembly further including an insulation layer adjacent at least part of the gate electrode and a nitride spacer adjacent at least part of the insulation layer; depositing, on a portion of the first surface, a material that will react with the semiconductor layer to form a silicide portion adjacent said nitride spacer; removing the material that does not react with the portion of the first surface; etching the nitride spacer subsequent to the removing of the material that does not react with a portion of the first surface; depositing a pre-metal spacer layer adjacent at least part of the nitride spacer and over at least part of the silicide portion of the first surface; etching and removing a portion of the pre-metal spacer layer above the silicide portion to expose at least part of the silicide portion; and forming a contact with the exposed part of the silicide portion where the pre-metal spacer layer was removed.
- 2. The method of claim 1, wherein etching the nitride spacer comprises reducing a width of the nitride spacer approximately thirty nanometers.
- 3. The method of claim 1, wherein etching the nitride spacer comprises placing the transistor assembly in an etchant.
- 4. The method of claim 3, wherein the etchant comprises phosphoric acid.
- 5. The method of claim 4, wherein the temperature of the etchant comprises approximately one-hundred and sixty degrees Celsius.
- 6. The method of claim 4, wherein etching the nitride spacer comprises placing the transistor assembly in the etchant between approximately two to eight minutes.
- 7. The method of claim 1, further comprising:rinsing the transistor assembly to remove the etchant used to etch the nitride spacer; and drying the transistor assembly.
- 8. The method of claim 1, wherein an edge of the contact is formed between approximately forty to one-hundred and fifty nanometers from an edge of the gate electrode.
- 9. The method of claim 1, further comprising applying a dopant to a portion of the first surface to form a source region.
- 10. The method of claim 9, wherein applying a dopant comprises diffusing arsenic into the portion of the first surface.
- 11. The method of claim 1, wherein the material used to form the silicide comprises Co.
- 12. The method of claim 1, further comprising:removing a portion of the nitride spacer layer to expose part of a surface of the insulation layer; and removing the portion of the insulation layer below the exposed surface of the insulation layer to expose part of the first surface of the semiconductor layer.
- 13. The method of claim 1, further comprising:depositing a second pre-metal spacer layer adjacent the first pre-metal spacer layer; and etching a portion of the second pre-metal spacer layer above at least part of the silicided portion of the first surface to expose a part of a surface of the first pre-metal spacer layer.
- 14. The method of claim 1, wherein depositing a material that will react with the semiconductor layer to form silicide comprises depositing the material on an exposed surface of the gate electrode to form a silicided portion of the gate electrode.
Parent Case Info
This application claims priority under 35 USC §119(e)(1) of provisional application numbers 60/266,899 filed Feb. 6, 2001.
US Referenced Citations (4)
Non-Patent Literature Citations (1)
Entry |
Stanley Wolf Ph.D. and Richard N. Tauber Ph.D. in Silicon Processing for the VLSI Era, vol. 1: Process Technology, Lattice Press, 1986, pp. 144-147, 534. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/266899 |
Feb 2001 |
US |