The present invention relates to the field of manufacturing a semiconductor integrated circuit and particularly to a method for manufacturing a dual-layer polysilicon gate.
Terms
N-well: an N-type well diffused on a substrate; P-well: a P-type well diffused on a substrate; N+: an N-type heavily doped area; P+: a P-type heavily doped area; Fox: a field oxide layer; and Pbody: a P-type doped body area.
An MOS transistor is an elementary unit constituting a semiconductor integrated circuit and constituted of a well, a source, a drain and a gate, and polysilicon is typically used as the gate of the MOS transistor in the semiconductor integrated circuit, i.e., a polysilicon gate.
In some types of integrated circuits, e.g., some BCD integrated circuits (Bipolar-Complementary MOS-Power Dual Diffusive MOS integrated circuits), two layers of polysilicon are included and both of them act as gates of an MOS transistor, which are referred respectively to as a first layer of polysilicon gate and a second layer of polysilicon gate.
A structure of a dual-layer polysilicon gate will be introduced below taking a BCD integrated circuit as an example as illustrated in
In
In the prior art, a method of manufacturing the dual-layer polysilicon gate is as illustrated in
The step 201 is to manufacture an N-well and a P-well on a substrate (see
The step 202 is to manufacture an active area and a field area (see
The step 203 is to grow a first layer of gate oxide on the active area (see
The step 204 is to deposit a first layer of polysilicon, and perform a photolithographic process on and etch the first layer of polysilicon to form a first layer of polysilicon gate (see
The step 205 is to dope the Pbody (see
The step 206 is to perform lower-pressure chemical vapor deposition of silicon oxide (LPTEOS) (see
The step 207 is to sinter the Pbody at high temperature (see
The step 208 is to wet-etch silicon oxide (see
The step 209 is to grow a second layer of gate oxide (see
The step 210 is to deposit a second layer of polysilicon (see
The step 211 is to perform a photolithographic process on and etch the second layer of polysilicon to form a second layer of polysilicon gate (see
After the foregoing steps are performed, the dual-layer polysilicon gate has been manufactured, and all the other steps are standard processes known to those skilled in the art, e.g., manufacture of N+ and P+ heavily doped areas (see
The inventors have identified during making of the invention at least the following two drawbacks that are difficult to overcome in the foregoing manufacturing method: first, in the step 208, silicon oxide is wet-etched by eroding the bared LPTEOS and first layer of gate oxide using diluted hydrofluoric acid, and the gate oxide layer beneath the poly-Si 1 will not be eroded due to shielding by polysilicon, but the first layer of gate oxide at the edges of the poly-Si 1 may be easily damaged by the eroding solution, thus degrading the reliability of the device; and second, in the step 211, the area reserved for the second layer of polysilicon gate is covered by photoresist, and the photoresist in the other area is not reserved, and then the poly-Si 2 in the area which is not covered by the photoresist is etched in a dry etching process, and next the photoresist is removed, and this etching method makes the thickness of the poly-Si 2 in the area of the sidewalls of the poly-Si 1 (particularly the longitudinal thickness referred to as d1 in
The invention provides a method for manufacturing a dual-layer polysilicon gate so as to address the problems in the prior art that the first layer of gate oxide at the edges of the first layer of polysilicon gate may be easily damaged by the eroding solution, thus degrading the reliability of the device, and the difficulty in the process of etching the second layer of polysilicon.
The invention provides a method for manufacturing a dual-layer polysilicon gate, which is applicable to an integrated circuit to be processed, where the manufacturing method includes: depositing silicon nitride on silicon oxide of the integrated circuit to be processed; performing anisotropic etching on silicon nitride to form sidewalls of silicon nitride on sidewalls of a first layer of polysilicon gate of the integrated circuit to be processed; manufacturing a second layer of polysilicon gate; and rinsing the sidewalls of silicon nitride.
Preferably, the anisotropic etching on silicon nitride is vertical downward etching using dry plasmas.
Preferably, the thickness of silicon nitride is 1000 to 3000 angstroms.
Preferably, the manufacturing a second layer of polysilicon gate includes: growing a second layer of gate oxide on the surface of an active area and the first layer of polysilicon gate of the integrated circuit to be processed; depositing a second layer of polysilicon on the second layer of gate oxide; and etching the second layer of polysilicon to form the second layer of polysilicon gate.
Preferably, thermal processing is further preformed on a doped area of the integrated circuit to be processed before the anisotropic etching on silicon nitride.
Preferably, the thermal processing is sintering at high temperature.
Preferably, the temperature of the sintering at high temperature is 1050 to 1150 degrees centigrade.
Advantageous effects of the invention are as follows:
In an embodiment of the invention, silicon nitride is deposited on silicon oxide, and anisotropic etching is performed on the silicon nitride, and then the sidewalls of silicon nitride are formed on the sidewalls of the first layer of polysilicon gate, so the first layer of gate oxide beneath the first layer of polysilicon gate will not be damaged during etching of silicon oxide, thus improving the reliability of the device; and furthermore, the sidewalls of silicon nitride can mitigate a step arising from the first layer of polysilicon gate, thus, lowering the difficulty of the process of etching the second layer of polysilicon.
An embodiment of the present invention provides a method for manufacturing a dual-layer polysilicon gate for processing an integrated circuit to be processed, and this embodiment will be described taking a BCD integrated circuit as an example. The integrated circuit to be processed includes: a substrate; an N-well and a P-well Ruined on the substrate (see
The step 1501 is to deposit silicon nitride on silicon oxide of an integrated circuit to be processed;
The step 1502 is to perform anisotropic etching on silicon nitride to form sidewalls of silicon nitride on sidewalls of a first layer of polysilicon gate;
The step 1503 is to manufacture a second layer of polysilicon gate; and
The step 1504 is to rinse the sidewalls of silicon nitride.
Particularly, reference is made to
After the step 1501 and before the step 1502, a doped area is thermally processed as illustrated in
In the step 1502, anisotropic etching is performed on silicon nitride until all the silicon nitride on the surface of the active area and the surface of the field oxide layer is etched with reference to
Furthermore silicon oxide and the first layer of gate oxide are etched with reference to
In the step 1503, a specific process of manufacturing the second layer of polysilicon gate is as follows: a second layer of gate oxide is grown on the surface of the active area and the first layer of polysilicon gate with reference to
In the step 1504, the sidewalls of silicon nitride are rinsed particularly with reference to
After the foregoing steps are performed, the dual-layer polysilicon gate has been manufactured, and all the other steps are standard processes known to those skilled in the art, e.g., manufacture of N+ and P+ heavily doped areas (see
In an embodiment of the invention, silicon nitride is deposited on silicon oxide, and anisotropic etching is performed on the silicon nitride, and then the sidewalls of silicon nitride are formed on the sidewalls of the first layer of polysilicon gate, so the first layer of gate oxide beneath the first layer of polysilicon gate will not be damaged during etching of silicon oxide, thus improving the reliability of the device; and furthermore the sidewalls of silicon nitride can mitigate the step arising from the first layer of polysilicon gate, thus lowering the difficulty of the process of etching the second layer of polysilicon.
Apparently those skilled in the art can make various modifications and variations to the invention without departing from the spirit and scope of the invention. Thus the invention is also intended to encompass these modifications and variations thereto provided that these modifications and variations come into the scope of the claims of the invention and their equivalents.
| Number | Date | Country | Kind |
|---|---|---|---|
| 201110448357.2 | Dec 2011 | CN | national |