This application claims the priority benefit of Taiwan application serial no. 111124463, filed on Jun. 30, 2022. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
The present disclosure relates to a method of manufacturing a semiconductor device, and more particularly, to a method of manufacturing a high electron mobility transistor device.
In semiconductor technology, group III-V semiconductor compounds may be used to form various integrated circuit components, such as high power field effect transistors, high frequency transistors or high electron mobility transistors (HEMT). HEMT is a field effect transistor with a two-dimensional electron gas (2DEG) layer that is adjacent to the junction between two materials with different energy gaps (i.e., heterojunction). Since HEMT does not use a doped region as a carrier channel of the transistor, but uses the 2DEG layer as the carrier channel of the transistor, compared with the conventional MOSFET (Metal Oxide Half Field Effect Transistor), HEMT has various appealing characteristics such as high electron mobility and the capability to transmit signals at high frequencies. However, the control of the profile and size of the gate of the HEMT is very important. Improper control may cause leakage current or lead to abnormal electrical connection.
The present disclosure provides a method for manufacturing a high electron mobility transistor device capable of controlling the profile and size of the gate to avoid leakage current or abnormal electrical connection.
In an embodiment of the disclosure, a method for manufacturing a high electron mobility transistor device includes the following steps: providing a substrate, a channel material, a barrier material, a polarization adjustment material and a conductive material are formed on the substrate; forming a hard mask layer on the conductive material; pattering the conductive material to form a conductive layer by using the hard mask layer as a mask; forming a plurality of protection layers on sidewalls of the hard mask layer and the conductive layer; patterning the polarization adjustment material to form a polarization adjustment layer by using the plurality of protection layers and the hard mask as masks; removing the plurality of protection layers; laterally removing a portion of the conductive layer to form a first gate conductive layer.
In the embodiment of the present disclosure, the profile and size of the first gate conductive layer may be controlled by the setting of the protection layer, so as to avoid leakage current or prevent abnormal electrical connection from being generated between the second gate conductive layer and the polarization adjustment layer formed subsequently.
Referring to
Then, a buffer material 14 is formed on the substrate 12. The buffer material 14 may reduce stress between the substrate 12 and the subsequently formed channel material 16. In an embodiment, the buffer material 14 and operating steps are optional and may be omitted. The buffer material 14 may be a single layer or multiple layers. The buffer material 14 is, for example, a doped III-V semiconductor, such as carbon-doped gallium nitride (C doped-GaN). In some embodiments, the dopant (e.g., carbon) of the buffer material 14 may be formed in situ during the process of forming the gallium nitride. The buffer material 14 may be formed through an epitaxial growth process. In some embodiments, the buffer material 14 may be formed by using a molecular-beam epitaxy (MBE) process, a metal organic chemical vapor deposition (MOCVD) process, a chemical vapor deposition (CVD) process, or a hydride vapor phase epitaxy (HVPE) process.
Subsequently, a channel material 16 is formed on the buffer material 14. In some embodiments not including the buffer material 14, the channel material 16 is formed directly on the substrate 12. The channel material 16 is, for example, an undoped III-V semiconductor, such as undoped gallium nitride (undoped-GaN). The channel material 16 is not doped during the forming process, but the resulting undoped III-V semiconductor may have a small amount of impurities due to residual substances in the processing machine. The channel material 16 may be formed by using an epitaxial growth process. In some embodiments, the channel material 16 may be formed by using an MBE process, a MOCVD process, a CVD process, or a HVPE process.
Next, a barrier material 18 is formed on the channel material 16. The heterojunction of the two-dimensional electron gas (2DEG) is adjacent to the interface between the barrier material 18 and the channel material 16 in the channel material 16. The barrier material 18 may be a single layer or multiple layers. The barrier material 18 is, for example, a group III-V semiconductor, such as aluminum gallium nitride (AlxGa1-xN), and 0>x>1, and x is between 16 to 30%. The barrier material 18 may be formed by using an epitaxial growth process. In some embodiments, the channel material 16 may be formed by using MBE, MOCVD process, CVD process, and HVPE process.
Afterwards, a polarization adjustment material 20 is formed on the barrier material 18. The polarization adjustment material 20 may adjust the dipole content in the barrier material 18 to cause changes in the concentration of 2-DEG 20. Typically, the polarization adjustment material 20 is formed for enhancement-mode (normally off) AlGaN/GaN HEMTs, whereas a polarization adjustment layer is not required in depletion-mode (normally on) AlGaN/GaN HEMTs. The polarization adjustment material 20 is, for example, a P-type doped III-V semiconductor, such as P-type doped gallium nitride (P-typed-GaN). The P-type dopant is, for example, boron or boron trifluoride. In some embodiments, the P-type dopant of the polarization adjustment material 20 may be formed in situ during the process of forming the gallium nitride. The polarization adjustment material 20 may be formed into a P-type doped epitaxial layer by using an epitaxial growth process. The epitaxial growth process is, for example, MBE process, MOCVD process, CVD process, and HVPE process. In some embodiments, the polarization adjustment material 20, the barrier material 18, the channel material 16, and the buffer material 14 may be formed in situ.
Next, a conductive material 22 is formed on the polarization adjustment material 20. The conductive material 22 includes metal. The conductive material 22 is, for example, gold, silver, platinum, titanium, aluminum, tungsten, palladium or a combination thereof. The conductive material 22 may be a single layer or multiple layers. In some embodiments, the conductive material includes titanium nitride (TiN). The conductive material 22 may be formed by using, for example, an electroplating process, a sputtering process, a resistance heating evaporation process, an electron beam evaporation process, a physical vapor deposition (PVD) process, and a chemical vapor deposition (CVD) process.
Afterwards, a hard mask layer 24 is formed on the conductive material 22. The hard mask layer 24 includes an insulating material such as silicon nitride. The hard mask layer 24 may be formed by patterning the insulating material through lithography and etching processes. The thickness of the hard mask layer 24 is, for example, 80 nm to 120 nm.
Next, referring to
Thereafter, a protection material 26 is formed on the hard mask layer 24 and the polarization adjustment material 20. The protection material 26 covers the polarization adjustment material 20 and the top surface of the hard mask layer 24 and the sidewalls of the hard mask layer 24 and the conductive layer 22a. The protection material 26 is a different material than the hard mask layer 24. The protection material 26 includes an insulating material, such as silicon oxide, but not limited thereto. The forming method of the protection material 26 is, for example, a plasma-enhanced chemical vapor deposition (PECVD) method or an atomic layer deposition (ALD) method. The gas adopted in the plasma enhanced chemical vapor deposition method is, for example, tetraethoxysiloxane (TEOS). The thickness of the protection material 26 is, for example, between 20 nm and 40 nm.
Thereafter, referring to
Referring to
Referring to
Referring to
Referring to
By using the method in the embodiment of the present disclosure, an optimized width of the gate conductive layer 22b and an optimized width of the polarization adjustment layer 20a may be obtained. In the embodiment of the present disclosure, the width of the gate conductive layer 22b is smaller than the width of the polarization adjustment layer 20a.
The average width W1′ of the gate conductive layer 22b is, for example, 1700 nm to 1800 nm, and the average width W2′ of the polarization adjustment layer 20a is, for example, between 1900 nm and 2100 nm. The ratio of the average width W1′ of the gate conductive layer 22b to the average width W2′ of the polarization adjustment layer 20a is, for example, 1:1.05 to 1:1.25. The one-side width differences d1 and d2 of the gate conductive layer 22b and the polarization adjustment layer 20a are, for example, between 50 nm and 200 nm. In some embodiments, the polarization adjustment layer protrudes from the sidewalls on both sides of the gate conductive layer 22b, and steps are formed on both sides of the gate conductive layer 22b and the polarization adjustment layer 20a. The one-side width differences d1 and d2 of the gate conductive layer 22b and the polarization adjustment layer 20a may be substantially equal to or slightly different from each other.
Next, referring to
Thereafter, referring to
Thereafter, referring to
Then, referring to
To sum up, the present disclosure may control the profile and size of the lower gate conductive layer by setting the protection layer, so as to avoid leakage current, or to prevent the upper gate conductive layer from landing on the polarization adjustment layer, thereby avoiding abnormal connection.
Number | Date | Country | Kind |
---|---|---|---|
111124463 | Jun 2022 | TW | national |