The present invention relates to a method for manufacturing an SOI wafer by the ion implantation separation method.
Conventionally, in an SOI wafer manufactured by the ion implantation separation method, since an SOI layer is not transferred at its outer circumference, a surface of a base wafer is exposed, thereby forming a terrace. The main reason is that since polishing sag occurs at the outer circumference of the wafer and makes wafer flatness worse, the bonding strength between bonded wafers is low, and the SOI layer is hard to be transferred on the base wafer side.
When the terrace of an SOI wafer is observed with an optical microscope, an SOI island, which is an isolated part of the SOI layer in the shape of an island, is seen at the boundary between the SOI layer and the terrace. It is understood that the SOI island occurs at the transition area between a portion with a degree of flatness that allows the SOI layer to be transferred and a portion with a degree of flatness that does not allow the SOI layer to be transferred. It is feared that the SOI island is detached from the wafer in a device fabrication process, and re-attached to a device fabrication area as a silicon particle, resulting in device faults (See Patent Document 1).
In addition, in ion implantation separation method, since the width of the above terrace (terrace width) is determined depending on flatness of an area in which the terrace will be formed on a wafer to be bonded, it is difficult to control the terrace width after bonding. It is feared that if a laser mark and the like will be made at the terrace of an SOI wafer in a device process, for example, excessively narrow terrace width makes it impossible to make the laser mark.
To improve the SOI island and control the terrace width, there is a method of immersing a wafer after bonding in a solution containing hydrogen fluoride (HF) to etch an insulator film interposed between a bond wafer and a base wafer from the outer circumference (Patent Document 2).
Patent Document 1: Japanese Unexamined Patent publication (Kokai) No. 2002-305292
Patent Document 2: Japanese Unexamined Patent publication (Kokai) No. 2010-199353
Patent Document 3: Japanese Unexamined Patent publication (Kokai) No. 2006-270039
Patent Document 4: Japanese Unexamined Patent publication (Kokai) No. 2006-216662
Patent Document 5: Japanese Unexamined Patent publication (translation of PCT Application) No. 2008-526038
In manufacture of an SOI wafer having a thick buried insulator film by the ion implantation separation method, for example, since the accelerating voltage of an ion implantation apparatus limits separable film thickness, a bonding process is performed with the insulator film formed on the base wafer side.
In that case, if the method disclosed in Patent Document 2 is performed on a bonded wafer having the insulator film formed on the base wafer to improve the terrace, a part of the insulator film on the back surface of the base wafer, in addition to a part between the bond wafer and the base wafer, is removed, causing the problem in that an SOI wafer after separation has a large warp.
This is because the insulator film remains only on a bonded surface side of the base wafer, and the warp is caused by a difference in thermal expansion coefficients between the insulator film and silicon. The warp due to the insulator film becomes large in proportion to the film thickness of the insulator film. Inhibiting the warp is therefore a particularly important problem in the case of forming a thick insulator film on the base wafer.
Patent Document 3 discloses a spin etching as a method for removing a portion of an oxide film only on the front surface side of an SOI wafer without removing a portion of the oxide film on the back surface side of the base wafer.
Even when the spin etching is performed on the SOI wafer after separation, however, the occurrence of an SOI island on a terrace cannot be reduced and the outer circumferential edge of the SOI layer is formed into an overhang shape by the etching from the end face of a buried oxide film, so the edge is easy to detach.
Patent Document 4 discloses an outer circumferential portion of an oxide film formed on a bond wafer or a base wafer is previously removed before bonding to prevent the occurrence of the SOI island on the terrace of an SOI wafer manufactured by the ion implantation separation method and the wafers are then bonded. Patent Document 4 however has the disadvantage that the procedures for removing the outer circumferential portion of the oxide film before bonding is complicated.
In addition, the art disclosed in Patent Document 5 is the same as in Patent Document 2 in respect of etching of an oxide film after bonding, but differs from Patent Document 2 in the removal of the oxide film being a pretreatment for etching of silicon, which is called trimming. Besides there is no description of an SOI island, which is a problem inherent in the ion implantation separation method.
The present invention was accomplished in view of the above-described problems. It is an object of the present invention to provide a method for manufacturing an SOI wafer that can control the terrace width, prevent the occurrence of an SOI island, and inhibit warping of the SOI wafer in bonding processes with a base wafer having an insulator film formed thereon.
To achieve this object, the present invention provides a method for manufacturing an SOI wafer, comprising: implanting at least one gas ion selected from a hydrogen ion and a rare gas ion into a bond wafer composed of silicon single crystal from a surface of the bond wafer to form a layer of the implanted ion; bonding the surface from which the ion is implanted into the bond wafer and a surface of a base wafer through an insulator film; and then separating the bond wafer along the layer of the implanted ion to form the SOI wafer, wherein the insulator film is formed at least on all surfaces of the base wafer, and while protecting a first part of the insulator film, the first part being on a back surface on the opposite side from a bonded surface of the base wafer, a bonded wafer before separating the bond wafer along the layer of the implanted ion is brought into contact with a liquid capable of dissolving the insulator film or exposed to a gas capable of dissolving the insulator film, such that a second part of the insulator film is etched from an outer circumferential edge of the bonded wafer and toward the center of the bonded wafer, the second part being interposed between the bond wafer and the base wafer.
In this manner, the terrace width after separation can be controlled and the occurrence of an SOI island, which is a defect inherent in the ion implantation separation method, can be prevented, by etching the second part of the insulator film interposed between the bond wafer and the base wafer from the outer circumferential edge of the bonded wafer and toward the center of the bonded wafer. At the same time, warping of the SOI wafer can be inhibited by protecting the first part of the insulator film on the back surface of the base wafer during the etching of the insulator film.
In the method, it is preferable that after bonding the bond wafer and the base wafer at room temperature, the insulator film is etched without heat treatment.
In this manner, etching the insulator film without heat treatment enables prevention of separation of the bond wafer at the layer of the implanted ion before the etching of the insulator film. In addition to this, the terrace width can be more accurately controlled, and the occurrence of the SOI island can be prevented.
In the method, it is preferable that after bonding the bond wafer and the base wafer at room temperature, a heat treatment at a low temperature is performed such that the bond wafer is not separated along the layer of the implanted ion, and the insulator film is then etched.
The heat treatment at a low temperature enables prevention of separation of the bond wafer, improvement in bonding strength, and more accurate control of the terrace width, so that the occurrence of the SOI island can be prevented.
In the method, the second part of the insulator film is preferably etched up to a location from 0.3 mm to 10 mm away from the outer circumferential edge of the bonded wafer and toward the center of the bonded wafer.
The etching of the insulator film in the above range enables a proper terrace width for a laser mark and the like that will be made on the terrace in a device process. In addition, the occurrence of the SOI island can reliably be prevented.
During the etching of the insulator film, the first part of the insulator film on the back surface on the opposite side from the bonded surface of the base wafer is preferably protected within the inside of a location from 0 mm to 20 mm away from the outer circumferential edge of the base wafer and toward the center of the base wafer.
The protection in the above range enables the warping after separation to be effectively inhibited.
In the method, the first part of the insulator film on the back surface on the opposite side from the bonded surface of the base wafer is preferably protected with an O-ring.
With the O-ring, the insulator film on the back surface can reliably be protected in a simple manner.
In the method, the insulator film is any one of an oxide film, a nitride film, and a stacked layer film thereof, and the liquid capable of dissolving the insulator film is preferably a solution containing hydrogen fluoride (HF).
Use of a solution containing HF for this insulator film enables the insulator film to be more efficiently etched.
The bond wafer is preferably separated, after the bonded wafer subjected to the etching of the insulator film is immersed in a liquid capable of dissolving single crystal silicon or exposed to a gas capable of dissolving single crystal silicon such that an outer circumferential portion of the bond wafer is etched up to a depth from the bonded surface of the bond wafer to at least the layer of the implanted ion.
Such Si etching enables a part that will become an extraneous particle in a device fabrication process to be previously removed.
As described above, the present invention can control the terrace width, prevent the occurrence of an SOI island, and inhibit warping of the SOI wafer, in bonding processes with a base wafer having an insulator film formed thereon.
The present inventors considered how to inhibit an SOI island, which is an inherent defect that may occur when an SOI wafer is manufactured by the ion implantation separation method, and consequently conceived as follows. A region with a low bonding strength, which may be a cause of the occurrence of an SOI island, is eliminated by etching an insulator film interposed between a bond wafer and a base wafer to some extent from the outer circumferential edge toward the center before the bond wafer is separated; halfway transfer of an SOI layer can therefore be prevented in a region where the SOI island is easy to occur; in this region, the occurrence of the transfer of the SOI layer can reliably prevented, so the occurrence of the SOI island can be prevented.
For this purpose, a bonded wafer needs to be immersed in an etching solution for an insulator film, such as hydrofluoric acid before the bond wafer is separated. As disclosed in JPH10-70054A, for example, it was previously understood that since it is feared that immersing a bonding interface in the state of a low bonging strength in an etching solution causes the etching solution to erode the bonding interface, a bonding heat treatment at a high temperature (for example, 1000° C. or more) is needed before the immersion in an etching solution.
When the ion implantation separation method is used, however, such a high-temperature heat treatment before etching causes the separation of the bond wafer at the layer of the implanted ions, so the SOI island cannot be consequently prevented. The present inventors accordingly investigated how far the etching of a silicon oxide film at the bonding interface proceeds when immersed in an etching solution after the bonding at room temperature, and consequently found that the etching at the bonding interface between a silicon oxide film and bare silicon proceeds only about 10 mm from the outer circumference, even when the oxide film is immersed in a 50% HF containing solution for one day (24 hours).
On the other hand, it was found that when an insulator film is formed on the base wafer side and the above etching is performed according to Patent Document 2, an SOI wafer warps after separation. As shown in
In this case, warping occurs due to a difference in thermal expansion coefficients between the insulator film and silicon as described above.
The insulator film needs to remain on the back surface of the base wafer to inhibit this warping. The inventors considered how to prevent the occurrence of an SOI island on a terrace while inhibiting the occurrence of warping, and found that both the prevention of the occurrence of the SOI island and the inhibition of the warping can be achieved by etching a part of the insulator film between the bond wafer and the base wafer while protecting a part of the insulator film on the back surface of the base wafer before the bond wafer is separated; thereby the present invention has been completed.
An embodiment of the present invention will now be described in detail with reference to figures, but the present invention is not limited to this embodiment.
First, at least one type of gas ions selected from the group consisting of hydrogen ions and rare gas ions are implanted into a bond wafer composed of silicon single crystal from a surface of the bond wafer to form a layer of the implanted ions. Moreover, the insulator film is formed at least on all surfaces of a base wafer. In the present invention, the insulator film may be formed only on the base wafer. It is also permissible to form insulator films on both the base wafer and the bond wafer.
The insulator film to be formed is not particularly limited, but typically an oxide film or a nitride film, or may also be a stacked layer film thereof.
As shown in
A plasma treatment may also be performed on a surface to be bonded of at least one of the wafers before bonding to increase the bonding strength obtained at room temperature.
After the above bonding process, it is preferable not to perform any heat treatment or to perform a heat treatment at a low temperature (for example, 200 to 350° C.) that does not cause separation of the bond wafer 10 at the layer 11 of the implanted ions, before a subsequent etching process.
In this way, the separation of the bond wafer before etching, which is concerned when a conventional ion implantation separation method is used, can be prevented. In addition, the terrace width can more accurately be controlled.
After that, as shown in
The etching may be performed by immersing the bonded wafer in an etching solution 15 (a liquid capable of dissolving the insulator film), as shown in
If the insulator film is an oxide film, then an HF containing solution is preferable as the etching solution 15, but buffered hydrofluoric acid, an HF/H2O2/CH3COOH solution, and an HF/HNO3 solution may also be used. If the insulator film is a nitride film, then phosphoric acid is preferably used.
The part 13b of the insulator film on the back surface of the base wafer 12 can be protected by bringing the entire circumferential portion near the outer edge of the back surface of the base wafer 12 into contact with a ring-shaped rubber 19 (an O-ring) to block the etching solution or the etching gas, as shown in
The insulator film at the bonding interface is eroded from its outer circumferential edge by this etching. At a portion where the insulator film has been eroded, the bond wafer and the base wafer are not bonded; when the bond wafer is separated, an SOI layer is not transferred at the eroded portion, so a terrace is formed thereon. At a region where the insulator film remains, on the other hand, the SOI layer is transferred by the separation. In other words, the width of the erosion due to the above etching equals the terrace width. In contrast, the part of the insulator film on the back surface of the base wafer is not etched because of the protection by the O-ring and so on.
The SOI island occurs at a boundary portion between the SOI layer and the terrace. The boundary portion corresponds to an outer circumferential portion of a wafer to be bonded and has poor flatness, so this portion is a region where the SOI layer is only partially transferred because the portion has low bonding strength. The prevention of the occurrence of the SOI island needs to widen the erosion width of the insulator film by the above etching of the insulator film up to the region where the SOI island may occur and thereby to etch the above portion having low bonding strength; this prevents the transfer of the SOI layer at this region, thereby reliably eliminating the occurrence of the SOI island.
The erosion width from the outer circumference of the insulator film by the above etching of the insulator film varies depending on the type of insulator film, and the type, concentration, and temperature of the etching solution or etching gas. Under the same conditions, however, since the erosion width can be controlled by etching time, the terrace width after the transfer of the SOI layer can also be controlled by adjustment of these conditions.
The part 13a of the insulator film is preferably etched, for example, up to a location from 0.3 mm to 10 mm away from the outer circumferential edge of the bonded wafer 14 and toward the center of the bonded wafer.
Adjustment of this erosion width enables the above region where the SOI island is easy to occur to be etched and removed, enabling the occurrence of the SOI island to be reliably prevented by adjustment of the terrace width. A chamfer portion with a width of about several hundred micrometers is typically formed on the outer circumferential edge of a bond wafer 10 and a base wafer 12 that will form a bonded wafer 14. Since this chamfer portion is not bonded and does not form the SOI island thereon, the erosion width is more preferably 0.5 mm or more and, in view of an effective area of the SOI layer, more preferably 3 mm or less.
The range of protection of the back surface of the base wafer 12 is not particularly limited; several millimeters from the outer circumference is desirable to inhibit the occurrence of warping of the base wafer 12. Depending on a permissible level of warping, however, it may be protected within the inside of this range. A preferable protection range is, for example, within the inside of a location from 0 mm to 20 mm away from the outer circumferential edge of the base wafer 12 and toward the center of the base wafer. This protection range can be adjusted, for example, by providing the 0-ring 19 at a position from 0 mm to 20 mm away from the outer circumferential edge of the base wafer 12 and toward the center of the base wafer.
The protected insulator film remaining in this range enables reliable inhibition of warping of a manufactured SOI wafer.
As shown in
Such Si etching of the outer circumferential portion of the bond wafer enables a part that will become an extraneous particle in a device fabrication process to be previously removed. The occurrence of the SOI island is thereby prevented more reliably. In addition, since the layer of the implanted ions in the outer circumferential portion of the bond wafer is removed, blistering (a phenomenon of the occurrence of a swell) on the outer circumferential portion does not occur even when a heat treatment is performed in a subsequent process. Si swarf caused by the blistering can therefore be prevented from attaching to the terrace of the SOI wafer. It is to be noted that since attached Si swarf is not bonded to a base wafer unlike the SOI island, the swarf can be removed by general cleaning to some extent, but it is hard to completely remove the swarf. It is accordingly desirable to inhibit the attachment of Si swarf as possible by the above Si etching of the outer circumferential portion.
Examples of the liquid capable of dissolving silicon single crystal include a tetramethyl ammonium hydroxide (TMAH) solution. This is not a limitation, provided a liquid or gas capable of dissolving silicon single crystal is used.
Before this Si etching, an outer circumferential portion of the bond wafer and the base wafer that is outside a desired range in which the Si etching is performed is preferably protected in advance by a mask to prevent excessive etching thereof.
As shown in
The present invention can control the terrace width, prevent the occurrence of an SOI island, inhibit increase in warping after separation, and thereby manufacture a high quality SOI wafer.
The present invention will be now more specifically described with reference to Examples and Comparative Examples, but the present invention is not limited to these examples.
In Example 1, a 300-mm-diameter silicon single crystal wafer (a bond wafer) and a 300-mm-diameter silicon single crystal wafer (a base wafer) in which a 150-nm-thickness thermal oxide film is formed on all surfaces were bonded at room temperature (25° C.). After the bonding, while a part of the oxide film on the back surface of the base wafer was protected by an O-ring, an HF process (immersion in a 50% HF solution) was performed (the step at (b) in
In Example 2, an SOI wafer was manufactured as in Example 1 except that Si etching of the outer circumferential portion of the bond wafer by TMAH was added after the HF process (the step at (c) in
In Comparative Example 1, an SOI wafer was manufactured as in Example 1 except that after bonding, a separation heat treatment was performed to separate a bond wafer without performing the HF process.
In Comparative Example 2, an SOI wafer was manufactured as in Example 1 except that after bonding, the HF process (immersion in a 50% HF solution) was performed without protecting the back surface of the base wafer (the step at (b) in
Table 1 shows the conditions and evaluation results of Examples 1, 2 and Comparative Examples 1, 2.
As shown in Table 1, the occurrence of an SOI island was able to be prevented by the etching in the present invention. In addition, warping was able to be inhibited by leaving the oxide film on the back surface of the base wafer. In Comparative Example 1 in which the HF process was not performed, on the other hand, the SOI island was detected. In Comparative Example 2 in which the HF process was performed without protecting the oxide film on the back surface of the base wafer, large warp occurred.
It is to be noted that the present invention is not limited to the foregoing embodiment. The embodiment is just an exemplification, and any examples that have substantially the same feature and demonstrate the same functions and effects as those in the technical concept described in claims of the present invention are included in the technical scope of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
2012-119066 | May 2012 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2013/002651 | 4/19/2013 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2013/175705 | 11/28/2013 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5494849 | Iyer et al. | Feb 1996 | A |
5668045 | Golland et al. | Sep 1997 | A |
5937312 | Iyer et al. | Aug 1999 | A |
20040219370 | Aga et al. | Nov 2004 | A1 |
20050014347 | Tomita et al. | Jan 2005 | A1 |
20090095399 | Zussy et al. | Apr 2009 | A1 |
20110281420 | Aga et al. | Nov 2011 | A1 |
Number | Date | Country |
---|---|---|
A-08-107091 | Apr 1996 | JP |
A-11-016861 | Jan 1999 | JP |
A-2004-022838 | Jan 2004 | JP |
A-2006-216662 | Aug 2006 | JP |
A-2002-305292 | Oct 2006 | JP |
A-2006-270039 | Oct 2006 | JP |
A-2008-526038 | Jul 2008 | JP |
A-2010-199353 | Sep 2010 | JP |
A-2011-071193 | Apr 2011 | JP |
Entry |
---|
Jul. 23, 2013 International Search Report issued in International Application No. PCT/JP2013/002651. |
Number | Date | Country | |
---|---|---|---|
20150064875 A1 | Mar 2015 | US |