The present specification discloses a technique related to a method for manufacturing a stack component in which stacked circuit layers are electrically connected by an interlayer connection pin.
In a conventional method for manufacturing a stack component, as described in Patent Literature 1 (JP-A-2001-352176), for example, the stack component is manufactured by repeating an operation of using multiple printed circuit boards cut to a predetermined size as multiple circuit layers to be stacked, forming a wiring pattern on each printed circuit board, mounting a circuit element such as a semiconductor chip on each printed circuit board, and thereafter stacking a printed circuit board on an upper layer side via an insulating layer on a printed circuit board on a lower layer side, and inserting an interlayer connection pin into a through hole on the stacked printed circuit board on the upper layer side to electrically connect between two layers of printed circuit boards.
Since the manufacturing method of Patent Literature 1 described above requires many labor-intensive steps, it has a disadvantage that productivity is poor and a manufacturing cost is high. In addition, since a degree of freedom in design is small, and it is not possible to sufficiently meet the demands for variety and high density of the stacking structure.
In order to solve the above problem, there is provided a method for manufacturing a stack component in which a circuit element is mounted on at least one circuit layer of multiple circuit layers to be stacked, the circuit layers are electrically connected by an interlayer connection pin, and an interposer is interposed to form a space for inserting the interlayer connection pin between the circuit layers, the method including: a printing step of simultaneously printing and forming the circuit layer and the interposer side by side in a planar manner by a 3D printer; a step of mounting the circuit element on the circuit layer; a step of mounting the interposer on the circuit layer; a step of inserting the interlayer connection pin into the interposer mounted on the circuit layer; and a step of electrically connecting the circuit layer and another circuit layer by the interlayer connection pin by stacking the other circuit layer on the circuit layer via the interposer.
In the manufacturing method, a circuit layer and an interposer are simultaneously printed and formed side by side in a planar manner by a 3D printer, and then the interposer is mounted on the circuit layer to assemble the stack component. According to the manufacturing method, it is possible to efficiently form the circuit layer and the interposer simultaneously, and it is also easy to diversify the variations of the circuit layer and the interposer. By adopting a configuration in which the interlayer connection pin is inserted into the interposer mounted on the circuit layer to electrically connect the circuit layers, it is also easy to diversify and increase the density of the stacking structure.
Hereinafter, an embodiment disclosed in the present specification will be described. Each step of a method for manufacturing a stack component of the embodiment will be described with reference to
First, as illustrated in
In the printing step, at least one circuit layer 11 among multiple circuit layers 11 to be stacked is simultaneously printed with interposer 12 side by side in a planar manner, and, in a case of printing multiple circuit layers 11, multiple circuit layers 11 are simultaneously printed and formed with interposer 12 side by side in a planar manner. In a case of printing interposers 12 for multiple layers, interposers 12 for multiple layers are simultaneously printed and formed with circuit layers 11 side by side in a planar manner.
In a case where a printing space on printing stage 10 is insufficient so that all of multiple circuit layers 11 and interposers 12 to be stacked cannot be simultaneously printed side by side in a planar manner, the printing step may be divided into two or more steps. In addition, some of circuit layers 11 and/or some of interposers 12 may be formed by another forming method.
When each circuit layer 11 is printed, insulating layer 11a, wiring pattern 11b, terminal section 11c, and the like are printed and formed. Insulating layer 11a is formed by printing insulating ink such as UV resin ink. Wiring pattern 11b and terminal section 11c are formed by printing a conductive paste, nanosilver ink, or the like. Each interposer 12 is formed by printing insulating ink such as UV resin ink in the same manner as insulating layer 11a.
After the printing step is completed, the process proceeds to a circuit element mounting step, and as illustrated in
After the circuit element mounting step is completed, the process proceeds to an interposer mounting step, as illustrated in
After the interposer mounting step is completed, the process proceeds to an interlayer connection pin inserting step, as illustrated in
As described above, unit 15 of the first layer is assembled. Units 16 of the second layer and subsequent layers are assembled in the same manner. Thereafter, multiple units 15 and 16 are stacked to manufacture a stack component. At this time, unit 16 on an upper layer side is stacked on unit 15 on a lower layer side, and circuit layer 11 of unit 16 on the upper layer side is stacked on circuit layer 11 of unit 15 on the lower layer side via interposer 12, and thus circuit layer 11 of unit 15 on the lower layer side and circuit layer 11 of unit 16 on the upper layer side are electrically connected by interlayer connection pin 13. At this time, the upper end portion of interlayer connection pin 13 contacts and is pushed into terminal section 11c of circuit layer 11 of unit 16 on the upper layer side, so that an electrical connection therebetween is ensured. Instead of unit 16 on the upper layer side, only circuit layer 11 may be stacked.
In the manufacturing method of the embodiment, stack components having various stacking structures illustrated in
A stack component of vertical stacking illustrated in
A stack component of face-to-face stacking illustrated in
A stack component of mixed stacking illustrated in
A stack component of stacking in a double-sided plate shape illustrated in
A stack component of stacking in the double-sided plate shape illustrated in
According to the method for manufacturing a stack component according to the embodiment described above, circuit layer 11 and interposer 12 are simultaneously printed and formed side by side in a planar manner on printing stage 10 by using the 3D printer, interposer 12 peeled from printing stage 10 is mounted on circuit layer 11, and unit 15 (16) is assembled by inserting interlayer connection pin 13 into interposer 12. Accordingly, circuit layer 11 and interposer 12 can be simultaneously and efficiently formed, and variations of circuit layer 11 and interposer 12 can be easily diversified. In addition, since unit 15 (16) for one layer is configured by inserting interlayer connection pin 13 into interposer 12 mounted on circuit layer 11, it is possible to manufacture stack components having various stacking structures illustrated in
It is needless to say that the present disclosure is not limited to the configuration of the above embodiment, and can be implemented with various changes within the range not departing from the gist, such as changing the number of stacks of circuit layers 11 and the number of circuit elements 14 to be mounted, or using interlayer connection pin with no built-in spring.
10: printing stage, 11: circuit layer, 11a: insulating layer, 11b: wiring pattern, 11c: terminal section, 12: interposer, 13: interlayer connection pin, 14: circuit element, 15, 16: unit, 21: small-sized stack component
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2019/029821 | 7/30/2019 | WO |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2021/019684 | 2/4/2021 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20200346452 | Tominaga | Nov 2020 | A1 |
Number | Date | Country |
---|---|---|
2 141 972 | Jan 2010 | EP |
7-193350 | Jul 1995 | JP |
2001-352176 | Dec 2001 | JP |
WO 2019102522 | May 2019 | WO |
Entry |
---|
International Search Report mailed on Oct. 15, 2019 in PCT/JP2019/029821 filed on Jul. 30, 2019, 2 pages. |
Number | Date | Country | |
---|---|---|---|
20220271010 A1 | Aug 2022 | US |