Claims
- 1. A method of forming an electrode in an integrated circuit comprising:
preparing a silicon-base substrate, including forming semiconductor structures on the substrate to form an integrated substrate structure; depositing a layer of electrode material on a substrate structure; and patterning the layer of electrode material to form electrode elements, wherein said patterning includes plasma etching the layer of electrode material in a plasma reactor in an etching gas atmosphere having a fluorine component therein.
- 2. The method of claim 1 wherein said depositing includes depositing a layer of Ir—Ta—O electrode material.
- 3. The method of claim 1 wherein said preparing includes forming a ferroelectric semiconductor structure.
- 4. The method of claim 1 wherein said patterning includes preparing an etch gas having a fluorine component, an oxygen component and an inert component.
- 5. The method of claim 1 wherein said etching includes selecting a fluorine etch gas component taken from the group of components consisting of CF4, CHF3, C2F6, SF6 and NF3.
- 6. The method of claim 1 wherein said etching includes preparing an etch gas mixture of CF4/O2/Ar and delivering the mixture at a flow rate of about 60 sccm, including CF4 at about 30 sccm, O2 at about 5 sccm and Ar at about 25 sccm, at a process pressure of about 6 mTorr, a microwave power of about 600 W, a substrate RF bias power of about 200 W at ambient room temperature.
- 7. The method of claim 1 which further includes cleaning the substrate structure and electrode elements in a deionized water bath at 80° C. for between about 20 minutes and 100 minutes.
- 8. The method of claim 1 wherein said etching includes preparing an etch gas having a fluorine component and delivering the mixture at a flow rate in a range of between about 20 sccm to 100 sccm, at a process pressure in a range of between about 5 mTorr to 50 mTorr, a microwave power in a range of between about 300 W to 1000 W, a substrate RF bias power in a range of between about 50 W to 1000 W, and at a temperature in a range of between about −50° C. to 200° C.
- 9. A method of forming an electrode in an integrated circuit comprising:
preparing a silicon-base substrate, including forming semiconductor structures on the substrate to form an integrated substrate structure; depositing a layer of electrode material on a substrate structure; patterning the layer of electrode material to form electrode elements, wherein said patterning includes plasma etching the layer of electrode material in a plasma reactor in an etching gas atmosphere having a fluorine component therein; and cleaning the substrate structure and electrode elements in a deionized water bath at about 80° C. for between about 20 minutes and 100 minutes.
- 10. The method of claim 9 wherein said depositing includes depositing a layer of Ir—Ta—O electrode material.
- 11. The method of claim 9 wherein said preparing includes forming a ferro electric semiconductor structure.
- 12. The method of claim 9 wherein said patterning includes preparing an etch gas having a fluorine component, an oxygen component and an inert component.
- 13. The method of claim 9 wherein said etching includes selecting a fluorine etch gas component taken from the group of components consisting of CF4, CHF3, C2F6, SF6 and NF3.
- 14. The method of claim 9 wherein said etching includes preparing an etch gas mixture of CF4/O2/Ar and delivering the mixture at a flow rate of about 60 sccm, including CF4 at about 30 sccm, O2 at about 5 sccm and Ar at about 25 sccm, at a process pressure of about 6 mTorr, a microwave power of about 600 W, a substrate RF bias power of about 200 W at ambient room temperature.
- 15. The method of claim 9 wherein said etching includes preparing an etch gas having a fluorine component and delivering the mixture at a flow rate in a range of between about 20 sccm to 100 sccm, at a process pressure in a range of between about 5 mTorr to 50 mTorr, a microwave power in a range of between about 300 W to 1000 W, a substrate RF bias power in a range of between about 50 W to 1000 W, and at a temperature in a range of between about −50° C. to 200° C.
- 16. A method of forming an electrode in an integrated circuit comprising:
preparing a silicon-base substrate, including forming semiconductor structures on the substrate to form an integrated substrate structure; depositing a layer of electrode material on a substrate structure; patterning the layer of electrode material to form electrode elements, wherein said patterning includes etching the layer of electrode material in a plasma reactor in an etching gas atmosphere having a fluorine component therein, including a fluorine etch gas component taken from the group of components consisting of CF4, CHF3, C2F6, SF6 and NF3; wherein said etching further includes delivering the etch gas mixture at a flow rate in a range of between about 20 sccm to 100 sccm, at a process pressure in a range of between about 5 mTorr to 50 mTorr, a microwave power in a range of between about 300 W to 1000 W, a substrate RF bias power in a range of between about 50 W to 1000 W, and at a temperature in a range of between about −50° C. to 200° C.; and cleaning the substrate structure and electrode elements in a deionized water bath at about 80° C. for between about 20 minutes and 100 minutes.
- 17. The method of claim 16 wherein said depositing includes depositing a layer of Ir—Ta—O electrode material.
- 18. The method of claim 16 wherein said preparing includes forming a ferroelectric semiconductor structure.
- 19. The method of claim 16 wherein said patterning includes preparing an etch gas having a fluorine component, an oxygen component and an inert component.
- 20. The method of claim 9 wherein said etching includes preparing an etch gas mixture of CF4/O2/Ar and delivering the mixture at a flow rate of about 60 sccm, including CF4 at about 30 sccm, O2 at about 5 sccm and Ar at about 25 sccm, at a process pressure of about 6 mTorr, a microwave power of about 600 W, a substrate RF bias power of about 200 W at ambient room temperature.
RELATED APPLICATION
[0001] This application is related to application Ser. No. 09/263,970, filed Mar. 5, 1999, for Iridium composite barrier structure and method for same.