Y. Wei, Y. Loh, C. Wang and C. Hu, MOSFET Drain Engineering for EDS Performance, EOS/ESD Symposium, 1992, pp. 143-148. |
Silicon Processing for the VLSI Era--vol. 2, Process Integration, pp. 144-152, 154, 155, 1986. |
C. Duvvury, R. N. Rountree, Y. Fong, and R. A. McPhee, ESD Phenomena and Protection Issues in CMOS Output Buffers, IEEE/IRPS, 1987, pp. 174-180. |
D. Krakauer, K. Mistry, ESD Proection in a 3.3 Volt Sub-Micron Silicided CMOS Technology, EOS/ESD Symposium, 1992, pp. 250-257. |
T. Yamaguchi, et al., High-Speed Latchup-Free 0.5.mu.m-Channel CMOS Using Self-Aligned TiSi.sub.2 and Deep-Trench Isolation Technologies, IEDM 83, 243., 1983, pp. 522-525. |