Claims
- 1. A method for the formation of an insulated gate field effect transistor on a substrate of monocrystalline silicon comprising the steps of:
- forming a gate insulation on said substrate;
- forming a conductive silicon gate layer on said gate insulation;
- forming a screening layer over said conductive silicon gate layer;
- selectively etching said screening layer, said conductive silicon gate layer and said gate insulator to form exposed edges on said conductive silicon gate layer and to expose said substrate;
- oxidizing said exposed edges of said conductive silicon gate layer; and
- following said oxidizing step, depositing epitaxial silicon source-drain regions in contact with said substrate using said screening layer to avoid deposition of silicon over said conductive silicon gate layer.
- 2. The method according to any one of claim 1 further including the step of doping said epitaxial source-drain regions without substantially doping said substrate.
- 3. A method for the formation of an insulated gate field effect transistor on a substrate of monocrystalline silicon comprising the steps of, in the order recited:
- forming a gate insulation on said substrate;
- forming a conductive silicon gate layer on said gate insulation;
- forming a silicon nitride screening layer over said conductive silicon gate layer;
- selectively etching said silicon nitride screening layer, said conductive silicon gate layer and said gate insulator to form exposed edges on said conductive silicon gate layer and to expose said substrate;
- oxidizing said exposed edges of said conductive silicon gate layer; and
- growing epitaxial silicon source-drain regions in contact with said substrate.
- 4. The method of claim 3, wherein said screening layer comprises silicon nitride.
- 5. The method according to either one of claim 1, further including the step of forming a thick insulator over said substrate away from said conductive silicon gate layer, and said step of forming epitaxial silicon source-drain region in contact with said substrate includes forming a silicon layer over said thick insulator.
Priority Claims (1)
Number |
Date |
Country |
Kind |
21968 A/84 |
Jul 1984 |
ITX |
|
Parent Case Info
This is a continuation of co-pending application Ser. No. 136,452 filed on Dec. 27, 1987 now abandoned which is a continuation of Ser. No. 06/757,070 filed on July 19, 1985, now abandoned.
US Referenced Citations (18)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0093223 |
Jun 1983 |
JPX |
0158970 |
Sep 1983 |
JPX |
0152018 |
Aug 1985 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Wong et al "Elevated Source/Drain MOSFET" IEDM Technical Digest pp. 634-637. 12/84. |
Ghandhi, S. K. "VLSI Fabrication Principles" 1983 pp. 214-215, 242-245. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
136452 |
Dec 1987 |
|
Parent |
757070 |
Jul 1985 |
|