The present application claims priority from French Patent Application No. 04 13415 filed Dec. 16, 2004, the disclosure of which is hereby incorporated by reference.
1. Technical Field of the Invention
The invention concerns circuits presenting interconnection layers and specifically the manufacture of capacitors in such layers.
2. Description of Related Art
Some integrated circuits present a silicon substrate on which a multitude of transistors are formed. These circuits present several interconnection layers superimposed on the substrate in which the passive components are arranged such as capacitors. Such capacitor formation typically includes a metallic deposit and it's shaping by the classic stages of masking and chemical etching.
According to one manufacturing process of these two types of capacitor, electrodes 2 and 4 and insulator layer 3 are executed by stacking beforehand three layers by successive full plate deposition on insulator layer 1. The edge of the capacitor is then delimited by means of a mask and an etching of the three stacked layers. Since a similar stage of masking and etching is used to delimit the three layers, the capacitor edge is essentially perpendicular to layer 1.
Such a process presents drawbacks. Some capacitors formed in this way can present defects. A premature stressing or a leakage current can thus be generated between the upper electrode and the lower electrode. Etching residues such as the conductor polymers specifically can accumulate at the capacitor's edge. Defects induced by the etching can also lead to short-circuit. The miniaturization of capacitors leads to a reduced thickness of the insulator 3 layer. The risk of stress or current leakage is then further increased.
According to another manufacturing process, electrodes 2 and 4 as well as the insulator layer 3 are realized by previously stacking three successive layers of full plate deposits on insulator layer 1. A first edge is delimited by a first mask and by a first etching of layer 4. A second edge is delimited by a second mask and by a second etching of layers 3 and 2.
In certain configurations a part of the lower electrode is used as interconnection metal. Three-dimensional capacitors currently use electrodes of reduced thickness in order to increase the surface density of the grooves. When the electrode thickness is very reduced, the lower electrode does not form a sufficiently thick interconnection metal and an additional interconnection line 5 is necessary. Interconnection lines are also used for the connection of the upper or lower layer components.
The invention relates to a manufacturing process of a MIM capacitor in an interconnection layer of an integrated circuit, comprising the following stages:
deposit of a first metallic layer on a lower dielectric interconnection layer or on a substrate;
deposit of a first insulator layer on the first metallic layer;
deposit of a second metallic layer on the first insulator layer;
formation of an upper electrode by removing a part of the second metallic layer;
deposit of a second insulator layer covering the upper electrode;
etching the second insulator layer to uncover the upper surface of the first insulator layer so as to form on this first insulator layer a spacer surrounding the upper electrode; then
formation of a lower electrode and a dielectric by removing parts of the first metallic layer and the first insulator layer not covered by the upper electrode or the spacer;
deposit of a third metallic layer and formation of an interconnection line by removing part of this third metallic layer.
The etching of the second insulator layer is performed so that the width of the spacer is essentially constant over the periphery of the upper electrode.
According to a variant the process includes a deposition stage of a third insulator layer on the second metallic layer, the formation of the upper electrode includes the removal of part of the third insulator layer to form a protection covering that part of the second metallic layer not removed.
According to another variant, the process includes the deposition of a passivation layer on the capacitor and the interconnection line.
According to yet another variant the process includes the connection of the capacitor electrodes to another component of the integrated circuit.
According to yet another variant, the formation of the upper electrode includes the formation of a mask by photolithography and the etching of the unmasked zones of the second metallic layer.
The invention also relates to an integrated circuit, comprising an interconnection layer including:
one capacitor presenting:
According to one variant, the outside edge of the insulating spacer is vertical to the dielectric and the lower electrode. The width of the insulating spacer is essentially constant over the periphery of the upper electrode.
According to one variant the upper electrode includes a metallic layer portion and a protection covering the metallic layer portion.
A more complete understanding of the method and apparatus of the present invention may be acquired by reference to the following Detailed Description when taken in conjunction with the accompanying Drawings wherein:
The invention proposes a manufacturing process of a capacitor in an interconnection layer of an integrated circuit. A first metallic layer is deposited on a substrate or on a lower interconnection dielectric layer, a first insulator layer is deposited on the first metallic layer and a second metallic layer is deposited on the first insulator layer. The second metallic layer is shaped so as to form an upper electrode. A second insulator layer is deposited to cover the upper electrode, then this layer is etched to form a spacer surrounding the upper electrode and to uncover the surface of the first insulator layer not covered by the upper electrode or the spacer. A third metallic layer is deposited then shaped to form an interconnection line.
The edge of the upper electrode is thus protected by the spacer during the subsequent stages. This edge is thus neither covered by a parasitic conductor deposit, nor damaged by subsequent etching. In addition, one photolithography mask is dispensed with in regard to the process according to the state of the art, the spacer is used for the formation of the lower electrode and the dielectric. Further, the removal width of the upper electrode with regard to the lower electrode is essentially constant over the entire periphery because it is defined by the spacer. The use of the spacer thus permits performing an auto-alignment between the upper electrode and the lower electrode. This alignment globally removes dispersions due to alignment between two successive masks. The average dimension of the cut-back can thus be reduced, the margin adopted in the state of the art to consider alignment errors between the successive masks may be eliminated. The area occupied by the capacitor is then reduced. This spacer can be considered as a hard mask by the expert in the field.
The material of the metallic layer 21 is for example TiN, TaN, W and the like. The material of the insulator 31 layer is for example Al2O3, Ta2O5, HfO2 and the like, deposited by ALD (atomic layer deposition), by CVD or by MOCVD (metallorganic chemical vapor deposition). The material of the metallic layer 41 is for example TiN, TaN or W deposited by ALD or by chemical vapor deposition (CVD), by MOCVD or PVD (physical vapor deposition).
In
On
On
On
On
On
At the time of subsequent stages, not represented here, electrodes are connected through vias 15 and 16 and connector 17 to other components and a passivation layer 18 is deposited on the capacitor formed. Connections with other components are realized for example in the upper or lower layers of interconnection. See,
Such a manufacturing process applies both to the formation of a planar capacitor and to the formation of a three-dimensional capacitor.
Although preferred embodiments of the method and apparatus of the present invention have been illustrated in the accompanying Drawings and described in the foregoing Detailed Description, it will be understood that the invention is not limited to the embodiments disclosed, but is capable of numerous rearrangements, modifications and substitutions without departing from the spirit of the invention as set forth and defined by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
04 13415 | Dec 2004 | FR | national |
Number | Name | Date | Kind |
---|---|---|---|
5604696 | Takaishi et al. | Feb 1997 | A |
5851870 | Alugbin et al. | Dec 1998 | A |
6008083 | Brabazon et al. | Dec 1999 | A |
6180976 | Roy | Jan 2001 | B1 |
6249014 | Bailey | Jun 2001 | B1 |
6251740 | Johnson et al. | Jun 2001 | B1 |
6344964 | Adler | Feb 2002 | B1 |
6399399 | Yamamoto et al. | Jun 2002 | B2 |
6441419 | Johnson et al. | Aug 2002 | B1 |
6452779 | Adler et al. | Sep 2002 | B1 |
6611014 | Kanaya et al. | Aug 2003 | B1 |
6713840 | Lee et al. | Mar 2004 | B1 |
6765255 | Jin et al. | Jul 2004 | B2 |
6876027 | Lien et al. | Apr 2005 | B2 |
7253075 | Hieda | Aug 2007 | B2 |
20020094656 | Armacost et al. | Jul 2002 | A1 |
20020163029 | Dirnecker et al. | Nov 2002 | A1 |
20030222301 | Igarashi | Dec 2003 | A1 |
20040053427 | Lee | Mar 2004 | A1 |
20040169211 | Zhuang et al. | Sep 2004 | A1 |
20040201057 | Lien et al. | Oct 2004 | A1 |
20050064718 | Yin et al. | Mar 2005 | A1 |
20050116276 | Gau | Jun 2005 | A1 |
20070026626 | Ditizio et al. | Feb 2007 | A1 |
Number | Date | Country | |
---|---|---|---|
20060160319 A1 | Jul 2006 | US |