Claims
- 1. A method of fabricating a semiconductor device, comprising the steps of:defining first and second regions on a substrate; forming a tunneling insulation film on said first region of said substrate; forming a device isolation film on said second region of said substrate; forming a first electrode pattern and a second electrode pattern on said substrate substantially simultaneously such that said first electrode pattern covers said tunneling insolation film and such that said second electrode pattern covers said device isolation film; forming a first insulation pattern by forming a first insulation film so as to cover said first electrode pattern and said second electrode pattern and by patterning said first insulation pattern such that said second electrode pattern is exposed; forming, after said step of forming said first insulation pattern, a second insulation pattern on said second electrode pattern by oxidizing a surface of said exposed second electrode pattern; depositing, after said step of forming said second insulation pattern, a conductive film on said substrate such that said conductive film covers said first electrode pattern carrying thereon said first insulation pattern and further said second electrode pattern carrying said second insulation pattern; and patterning said conductive film to form third and fourth electrodes respectively on said first insulation pattern and said second insulation pattern simultaneously.
- 2. A method of fabricating a semiconductor integrated circuit including a non-volatile semiconductor memory and a capacitor, comprising the steps of:forming a tunneling insulation film on a first region of a substrate; forming a device isolation film on a second region of said substrate; forming a first electrode pattern and a second electrode pattern respectively on said first region and said second region substantially simultaneously, such that said first electrode pattern covers said tunneling insulation film; introducing an impurity element into one of said first and second electrode patterns selectively by an ion implantation process; oxidizing a surface of said first electrode pattern and a surface of said second electrode pattern, to form a first insulation pattern having a first thickness and a second insulation pattern having a second thickness respectively on said first and second electrode patterns; depositing, after said step of forming said first and second insulation patterns, a conductive film so as to cover said first electrode pattern carrying thereon said first insulation pattern and said second electrode pattern carrying thereon said second insulation pattern; and patterning said conductive film to form a third electrode pattern and a fourth electrode pattern substantially simultaneously, such that said third electrode pattern covers said first insulation pattern and such that said fourth electrode pattern covers said second insulation pattern.
- 3. A method as claim in claim 2, wherein said step of introducing said impurity element includes a step of introducing P+ into said first electrode pattern by an ion implantation process.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-067390 |
Mar 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of prior application Ser. No. 09/524,388 filed Mar. 13, 2000, now U.S. Pat. No. 6,423,997.
The present application is based on Japanese priority application No.11-067390 filed on Mar. 12, 1999, the entire contents of which are hereby incorporated by reference.
US Referenced Citations (3)
Foreign Referenced Citations (1)
Number |
Date |
Country |
9-321232 |
Dec 1997 |
JP |