Claims
- 1. A method of fabricating a semiconductor structure comprising the steps of:(a) forming one or more cavities in a substrate of an integrated circuit (IC) chip; (b) forming a first dielectric material over said substrate including in said one or more cavities; (c) removing said first dielectric material abutting said one or more cavities, while leaving said first dielectric material in said one or more cavities as a liner; (d) forming a bottom coil element of a solenoidal coil in said one or more dielectric lined cavities; (e) forming a second dielectric material over said substrate including said bottom coil element of said solenoidal coil; (f) removing said second dielectric material over said substrate not containing said one or more cavities; and (g) forming side coil elements and a top coil element of said solenoidal coil, wherein said top coil element is in electrical contact with said bottom coil element through said side coil elements.
- 2. The method of claim 1 wherein said one or more cavities are formed by lithography and etching.
- 3. The method of claim 1 wherein said substrate includes a passivating layer formed thereon.
- 4. The method of claim 1 wherein said first dielectric has a thickness of from about 1 to about 10 microns.
- 5. The method of claim 4 wherein said first dielectric has a thickness of from about 4 to about 5 microns.
- 6. The method of claim 1 wherein said first dielectric material is formed by a blanket deposition process.
- 7. The method of claim 1 wherein step (c) is carried out by a planarization process.
- 8. The method of claim 7 wherein said planarization process is chemical-mechanical polishing.
- 9. The method of claim 1 wherein said bottom coil element is formed by the steps of: forming a liner/seed layer on said first dielectric material; forming a patterned photoresist on said substrate wherein said patterned photoresist does not cover portions of said liner/seed layer in said cavity; and depositing a conductive material onto said liner/seed layer.
- 10. The method of claim 9 wherein said conductive material is deposited by an electrodeposition process.
- 11. The method of claim 1 wherein said second dielectric material is formed by deposition.
- 12. The method of claim 1 wherein step (f) includes a planarization process.
- 13. The method of claim 12 wherein said planarization process is chemical-mechanical polishing.
- 14. The method of claim 1 wherein said side coil elements are formed by damascene or dual damascene processes.
- 15. The method of claim 1 wherein said side coil elements are formed by the steps of: forming a dielectric over said substrate including said second dielectric material; providing openings in said dielectric exposing portions of said bottom coil element; and filling said openings with a conductive material.
- 16. The method of claim 1 wherein said top coil element is formed by deposition of a conductive material through a patterned mask.
- 17. The method of claim 16 wherein said deposition comprises electrodeposition.
- 18. The method of claim 1 wherein side coil elements are also formed in step (d) and step (g) only includes formation of said top coil element.
RELATED APPLICATIONS
This application is a divisional of U.S. application Ser. No. 09/808,381, filed Mar. 14, 2001, now U.S. Pat. No. 6,492,708.
US Referenced Citations (9)