Claims
- 1. A semiconductor device comprising:a first wiring layer composed of a plurality of wiring patterns separate from each other embedded on a first insulating layer which covers a surface of a semiconductor substrate; a nonconductive layer contacting and covering the first insulating layer and contacting the first wiring layer, a top of the first wiring layer not higher than a top of the first insulating layer, further wherein thickness of said nonconductive layer being arranged above the wiring layer is thicker than that of being arranged above the insulating layer.
- 2. A semiconductor device, comprising:a substrate; a first insulating layer covering a surface of the substrate; a first wiring layer including a plurality of wiring patterns separate from each other embedded on an upper surface of the first insulating layer, the first wiring layer including a first material; and a nonconductive layer contacting the first wiring layer, and contacting and covering the first insulating layer, wherein a top of the first wiring layer is not higher than a top of the first insulating layer, and a thickness of said nonconductive layer being arranged above the wiring layer is thicker than that of being arranged above the insulating layer.
- 3. A semiconductor device, comprising:a substrate; a first insulating layer covering a surface of the substrate; a first wiring layer including a plurality of wiring patterns separate from each other embedded on an upper surface of the first insulating layer; and a nonconductive layer contacting the first wiring layer, and contacting and covering the first insulating layer, the nonconductive layer includes oxygen ions, wherein a top of the first wiring layer is not higher than a top of the first insulating layer, and a thickness of said nonconductive layer being arranged above the wiring layer is thicker than that of being arranged above the insulating layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-037178 |
Feb 1998 |
JP |
|
Parent Case Info
This is a division of application No. 09/251,425, filed Feb. 17, 1999, now U.S. Pat. No. 6,100,190.
US Referenced Citations (3)
Foreign Referenced Citations (3)
Number |
Date |
Country |
02-306631 |
Dec 1990 |
JP |
10-233397 |
Sep 1998 |
JP |
2001-144090 |
May 2001 |
JP |
Non-Patent Literature Citations (4)
Entry |
C. Verove et al., Dual Damascene Architectures Evaluation for the 0.18-micron Technology and Below. IEEE 2000, pp. 267-269.* |
S. S. Lin et al., An Optimized Integration Scheme for 0.13-micron Technology Node Dual-Damascene Cu Interconnect. IEEE 2000, pp. 273-275.* |
L. T. Koh et al., Low-Frequency Noise Measurement of Copper Damascene Interconnects. IEEE 2000, pp. 152-154.* |
“Making the Move to Dual Damascene Processing”, Semiconductor International, Aug. 1997, pp. 79-82. |