Claims
- 1. A method of fabricating a semiconductor device utilizing a GaAs single crystal comprising a step of preparing a substrate wafer of the GaAs single crystal,
- wherein the ratio D/d.sub.o satisfies the following inequalities in a lattice constant measurement area of a wafer of said GaAs single crystal,
- .times. 1.sup.- .ltoreq. D/d.sub.o .ltoreq.4.times.10.sup.-5
- whereby said wafer has at least one straight-line length of 2.5 cm in bidirection from its center, said lattice constant measurement area means an area of said wafer on a straight-line extending at least 2.5 cm in bidirection from the center of the wafer, D is defined as the value of difference between the maximum and minimum values of lattice constants measured entirely across said lattice constant measurement area at room temperature (23.degree..+-.1.degree.) with a series of individual measurements having a unit measurement area of 1-100 mm.sup.2 arranged on said straight line, the unit measurement area being an area on which a measurement was taken by a measuring device, and d.sub.o is defined as the lattice constant at room temperature (23.degree..+-.1.degree.) of stoichiometric composition GaAs single crystal being the theoretical composition of GaAs single crystal,
- and wherein a density of contained Si atoms is at most 1.times.10.sup.16 cm.sup.-3 ; and
- a step of forming at least two semiconductor devices on a surface of said substrate wafer.
- 2. A method of fabricating a semiconductor device utilizing a GaAs single crystal according to claim 1, wherein said semiconductor device has at least one field effect transistor.
- 3. A method of fabricating a semiconductor device utilizing a GaAs single crystal according to claim 2, wherein said at least one field effect transistor is a MESFET.
- 4. A method of fabricating a semiconductor device utilizing a GaAs single crystal comprising a step of preparing a substrate wafer of the GaAs single crystal,
- wherein the ratio D/d.sub.o satisfies the following inequalities in a lattice constant measurement area of a wafer of said GaAs single crystal,
- 4.times.10.sup.-6 .ltoreq.D/d.sub.o .ltoreq.4.times.10.sup.-5
- whereby said wafer has at least one straight-line length of 2.5 cm in bidirection from its center, said lattice constant measurement area means an area of said wafer on a straight-line extending at least 2.5 cm in bidirection from the center of the wafer, D is defined as the value of difference between the maximum and minimum values of lattice constants measured entirely across said lattice constant measurement area at room temperature (23.degree..+-.1.degree. C.), with a series of individual measurements having a unit measurement area of 1-100 mm.sup.2 arranged on said straight line, the unit measurement area being an area on which a measurement was taken by a measuring device, and d.sub.o is defined as the lattice constant at room temperature (23.degree..+-.1.degree. C.) of stoichiometric composition GaAs single crystal being the theoretical composition of GaAs single crystal,
- and wherein a density of contained Si atoms is at most 1.times.10.sup.16 cm.sup.3 ;
- a step of forming at least two semiconductor devices on a surface of said substrate wafer;
- and a step of providing said semiconductor device.
Priority Claims (1)
Number |
Date |
Country |
Kind |
59-202262 |
Oct 1984 |
JPX |
|
Parent Case Info
This application is a Continuation application of Ser. No. 108,499, filed Aug. 18, 1993, which application is a Continuation application of Ser. No. 780,396, filed Oct. 23, 1991, (now abandoned) which application is a continuation application of Ser. No. 651,040, filed Feb. 4, 1991 (now abandoned), which application is a continuation application of Ser. No. 325,124, filed Mar. 17, 1989 (now abandoned), which application is a continuation application of Ser. No. 783,365, filed Oct. 3, 1985 (now abandoned).
US Referenced Citations (12)
Foreign Referenced Citations (1)
Number |
Date |
Country |
55-113699 |
Sep 1980 |
JPX |
Non-Patent Literature Citations (6)
Entry |
Miyazawa et al, "Dislocations as the Origin of Threshold Voltage Scatterings for GaAs MESFET on LEC-Grown Semi-Ins. GaAs Substrate", IEEE Trans. on Elec. Dev., vol. ED-31, No. 8, Aug. 1984, pp. 1057-1061. |
Matsuoko et al, "Uniformity Evaluation of MESFET's for GaAs LSI Fabrication", IEEE Trans. on Elec. Dev., vol. ED-31, No. 8, Aug. 1984, p. 1062. |
Hunter et al, "Carbon in Semi-insulating, Liquid Encapsulated Czochralski GaAs", App. Phys. Lett., vol. 44, No. 1, Jan. 1984, pp. |
S. Sze, "Physics of Semiconductor Devices", John Wiley & Sons, 1976, p. 33. |
Fornari et al, "Dislocation-Free Silicon-Doped Gallium Arsenide Grown by LEC Procedure", Jour. Cryst. Growth, vol. 63, 1983, pp. 415-418. |
Terashima, "Control of Growth Parameters for Obtaining Highly Uniform Large Diameter LEC GaAs", 5th Conf. on Semi-insulating III-V Materials, 1988 pp. 413-422. |
Continuations (5)
|
Number |
Date |
Country |
Parent |
108499 |
Aug 1993 |
|
Parent |
780396 |
Oct 1991 |
|
Parent |
651040 |
Feb 1991 |
|
Parent |
325124 |
Mar 1989 |
|
Parent |
783365 |
Oct 1985 |
|