V.J. Silvestri, J. Electrochem Soc., 133(11)(1986)2374, "Growth Kinematics of a Poly Trench Refill Process" Nov. 1986. |
S. Wolf, "Silicon Processing for the VLSI Era" vol. II, p. 51 Jun. 1990. |
J.O. Borland et al., Sol. St. Technol. Aug.-1995, p. 141 "Advanced dielectric isolation through SEG techniques" Aug. 1985. |
S. Wolf & R.N. Tauber, "Silicon Processing for the VLSI Era", vol. I, pp. 155-156 1986. |
S. Wolf, "Silicon Processing for the VLSI Era", vol. II, pp. 59-63 1990. |
Jambotkar, "Compact One-Device Dynamic RAM Cell with High Storage Capacitance", IBM Technical Disclosure Bulletin, vol. 27, No.2 pp. 1313-1320, 1984. |
Smeltzer, "Epitaxial Deposition of silicon in Deep Grooves", Solid-State Science and Technolgy, vol. 122, No. 12, pp. 1666-1671, 1975. |
El-Kareh et al., "CMOS Inverter Structure",IBM Technical Disclosure Bulletin, vol. 27, No. 12, pp. 7046-7048, 1985. |
Richardson et al., "A Trench Transistor Cross-Point DRAM Cell", IEEE, pp. 714-717, 1985. |
Rao et al., "Trench Capacitor Design Issues in VLSI DRAM Cells", IEEE, pp. 140-143, 1986. |
Bergendahl et al., "Self-Aligned Polycide Bit Line Structure", vol. 30, No. 12, pp. 109-110, 1988. |
Bronner et al., "Epitaxy Over Trench Technology for ULSI DRAMs", 1988 Symposium on VLSI Technology --Digest of Technical Papers, pp. 21-22, 1988. |
Lu et al., "Three-Seminsional Single-Crystal Dynamic RAM Cell", IBM Technical Disclosure Bulletin, vol. 31, No. 12, pp. 302-305, 1989. |
Lu et al., "Vertical Conducting Connection to a Poly-Si Tench in Si", IBM Technical Disclosure Bulletin, vol. 31, No. 12, pp. 310-312, 1989. |
Kenney, "Spacer-Defined Strap", IBM Technical Disclosure Bulletin, vol. 32, No. 4B, pp. 321-322, 1989. |
Kenney, "Post Diffusion Insulation", IBM Technical Disclosure Bulletin, vol. 32, No. 5B, pp. 384-385, 1989. |
"Trench-Based Memory Cell Storage Node Dielectric Protection During Reactive Ion Etch of a Trench Bottom", IBM Technical Disclosure Bulletin, vol. 29, No. 3, pp. 1347-1348, 1986. |
Kubota et al., "A New Soft-Error Immune DRAM Cell With A Transistor on Lateral Epitaxial Silicon Layer (Tote Cell)", IEEE, pp. 344-347, 1987. |