Claims
- 1. A method of fabricating a bipolar and junction field effect transistor comprising:
- simultaneously forming by the introduction of a first conductivity type dopant a channel region of said junction field effect transistor and a collector region of said bipolar transistor having the same depth and impurity concentration;
- simultaneously forming a top gate region of said junction field effect transistor in said channel region and a base region of said bipolar transistor in said collector region of a second conductivity type opposite said first conductivity type; and
- simultaneously forming source and drain regions of said junction field effect transistor in said channel region and an emitter region of said bipolar transistor in said base region of said first conductivity type.
- 2. The method according to claim 1, including forming a buried bottom gate region below said channel region of said second conductivity extending laterally beyond said channel region in all directions.
- 3. The method according to claim 2, wherein said top gate region is formed to extend beyond said channel region in at least one direction.
- 4. The method according to claim 3 including forming a second bipolar transistor complementary to said first mentioned bipolar transistor by the steps of forming a collector region of said second conductivity type, forming a base region of said first conductivity type and forming an emitter region of said second conductivity type; and including forming a lateral region laterally surrounding said channel region of said junction field effect transistor simultaneously with the formation of said collector region of said second bipolar transistor.
- 5. The method according to claim 4, wherein said lateral region and said collector region of said second bipolar transistor are the substrate and said channel region and said collector region of said first mentioned bipolar transistor are formed in said substrate.
- 6. The method according to claim 4, wherein said lateral region and said collector region of said second bipolar are formed in a substrate of first conductivity type, and said substrate forms said channel region and said collector region of said first mentioned bipolar transistor.
Parent Case Info
This is a divisional of application Ser. No. 883,279, filed July 7, 1986, now U.S. Pat. No. 4,729,008, which is a continuation of Ser. No. 447,945, filed Dec. 8, 1982, abandoned.
US Referenced Citations (19)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0045447 |
Jul 1981 |
EPX |
52-44574 |
Apr 1977 |
JPX |
53-67369 |
Jun 1978 |
JPX |
53-67368 |
Jun 1978 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin, vol. 13, No. 1, Jun. 1970, "Improving Performance of Transistors", D. C. Wyland. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
883279 |
Jul 1986 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
447945 |
Dec 1982 |
|