1. Field of the Invention
The invention relates to a method of forming a pattern, and in particular, to a method of forming a pattern, for use in the fine patterning step of the method of fabricating a semiconductor device and so forth.
2. Description of the Prior Art
In circuit making processes, a lithographic process has not only been a mandatory technique but also played an important role in limiting feature size. Only by a lithographic process can a wafer producer precisely and clearly transfer a circuit pattern onto a semiconductor wafer. In a lithographic process, a designed pattern, such as a circuit pattern or a doping pattern, is created on one or several photo masks, then the pattern on the mask is transferred by light exposure, with a stepper and scanner, onto a photoresist layer on a semiconductor wafer.
A conventional projection lithography system projects a pattern of radiation onto substrate. The term “substrate” is used herein to refer to a structure upon which a photoresist mask is formed, and is not limited to any particular material or structure. The substrate typically comprises a semiconductor wafer and may also comprise additional material layers, devices, and structures. The projection lithography system typically includes a radiation source, a condenser lens assembly, a reticle, an objective lens assembly, and a stage. The stage supports the substrate and may move the substrate with respect to the lens assembly. Conventional projection lithography systems may further include mirrors, beam splitters, and other components arranged according to other designs. Projection lithography systems may include a lithographic camera or stepper unit.
It is an important issue for solving resolution of the lithographic process due to the device sizes of the semiconductor industry are being reduced. Conventionally, short wavelengths of light, such as ultra-violet light, vacuum ultra-violet (VUV) light, deep ultra violet light, x-ray radiation, and e-beam radiation are used to expose a photoresist layer on the semiconductor wafer. Short wavelengths of light are desirable as the shorter the wavelength, the higher the possible resolution of the pattern, and the resolution of the pattern will be the miniaturization limit of the fabricated IC device. However, when using the short wavelengths of light to increase the resolution of the pattern, the photoresist layer is required to be a thin photoresist layer to match up with the exposure of the short wavelengths of light, but when the photoresist layer is too thin, the photoresist layer will be damaged and unable to protect the underlying layer from being etched in the sequential etching process, and result in a bad process performance.
U.S. Pat. No. 6,689,541 discloses a process for forming a photoresist mask to obtain a narrower line width. As shown in
However, there is still a need for a method of forming a pattern with greater resolution.
An objective of the present invention is to provide a method of forming a pattern. The method can form a fine pattern, while the resist layer used is not too thin, and therefore the bad adhesion of the resist layer to the substrate and the less etch resistance of the resist layer for protecting underlying layers will not occur.
An embodiment of the claimed invention provides a method of forming a pattern, comprising steps as follows. A substrate comprising a layer to be etched is provided. A first resist layer is formed on the substrate. A top of the first resist layer is patterned. A second resist layer is formed on the patterned first resist layer. A portion of the second resist layer is removed. The second resist layer, the first resist layer, and the layer to be etched are etched.
Another embodiment of the claimed invention provides a method of forming a pattern comprising steps as follows. A substrate comprising a layer to be etched is provided. A first resist layer is formed on the substrate. A top of the first resist layer is patterned. A second resist layer is formed on the patterned first resist layer and covering the patterned first resist layer. A portion of the second resist layer is removed to expose a portion of the first resist layer. The exposed portion of the first resist layer and the layer to be etched under the exposed portion of the first resist layer are etched.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Please refer to
At first, a substrate is provided, and the substrate may include an insulation layer, a conductive layer, or other layer to form a pattern thereon such as silicon, aluminum, indium tin oxide (ITO), molybdenum, silicon dioxide, doped silicon dioxide, silicon nitride, tantalum, copper, polysilicon, ceramic, aluminum/copper mixture, and various polymer resins, etc., but not limited thereto. The substrate has a layer to be etched. As shown in
Next, the top of the first resist layer 36 is patterned, but not the whole resist layer is patterned. The top of the first resist layer is patterned using an imprint method, litho-etch method, or electron beam lithography, etc. Please refer to
Or, the top of the first resist layer also can be patterned using an imprint method. Please refer to
Or, in the other one embodiment of the present invention, the electron beam lithography can be used (not shown) to directly write the pattern on the top of the first resist layer to form the pattern on the top. In the electron beam lithography, the electron beam is generated by the electron gun and accelerated to have energy of 10 to 50 keV (the electron of 10 keV has a wavelength of 0.012 nm). The electron beam is focused to become an electron beam with a diameter of 0.01 to 0.1 micrometers by using focusing lens, and an electron beam black plate and a bias angle coil are controlled by a computer to scan the focused electron beam onto the substrate to accomplish exposure of various patterns. A fine pattern can be obtained using the electron beam lithography. For example, the line having a width of 0.05 micrometers can be directly written on the resist layer of the chip. That is, the resist is exposed directly by the electron beam without using a mask. The resist material used is suitable for the electron beam exposure. Generally, the exposed area to the electron beam is removed, and the unexposed area is the pattern.
The first resist layer may be a single layer structure or a multi-layer structure. For example, a multi-layer structure is shown in
Next, as shown in
Then, as shown in
U.S. Pat. No. 6,025,117 discloses a method of forming a pattern by using polysilane, wherein the polysilane material as a mask and the removing method thereof can be a reference for the second resist layer and the partial removal thereof in the present invention, and therefore the U.S. Pat. No. 6,025,117 is hereby incorporated by reference.
After removing a portion of the second resist layer 46, the top surface of the second resist layer can be higher than the top surface of the first resist layer, or the top surface of the second resist layer can be coplanar with the top surface of the first resist layer, or the top surface of the second resist layer can be lower than the top surface of the first resist layer. There is no particular limit about the depth of the removing portion of the second resist layer, and therefore when the portion of the second resist layer is removed using a CMP process or an etching back process, there is enough operation tolerance and the process defects will not come up easily, and the process yield can be increased.
In the CMP process, the adhesion between each layer must be considered to avoid the lift-off defect due to friction. In the present invention, since the first resist layer has a certain thickness (not too thin) and covered with the second resist layer to be in a damascene-like structure, the lift-off defect does not come up during the CMP process.
According to the material properties of the second resist layer, a cross-link treatment can be performed on the second resist layer after or before the CMP process.
Finally, as shown in
Please note that after the portion of the second resist layer is removed using an etch process in the present invention, an etch process in the next step, i.e. the second resist layer is used as a hard mask to etch and remove the exposed portion of the first resist layer and the layer to be etched under the exposed portion of the first resist layer, may be performed in a way as follows: be performed in the same chamber, be performed by changing machines, or be performed by changing different chambers in the same machine. Therefore, it may be performed as desired for more convenience of the process.
As shown in
Please note that the embodiments of the present invention can have several variations, such as:
patterning the top of the first resist layer using an imprint method, and, after forming a second resist layer on the patterned first resist layer, removing a portion of the second resist layer by CMP process; or
patterning the top of the first resist layer using an imprint method, and, after forming a second resist layer on the patterned first resist layer, removing a portion of the second resist layer by etching back process; or
patterning the top of the first resist layer using a litho-etch method, and, after forming a second resist layer on the patterned first resist layer, removing a portion of the second resist layer by a CMP process; or
patterning the top of the first resist layer using a litho-etch method, and, after forming a second resist layer on the patterned first resist layer, removing a portion of the second resist layer by etching back process; or
patterning the top of the first resist layer using an electron beam lithography method, and, after forming a second resist layer on the patterned first resist layer, removing a portion of the second resist layer by CMP process; or
patterning the top of the first resist layer using an electron beam lithography method, and, after forming a second resist layer on the patterned first resist layer, removing a portion of the second resist layer by etching back process.
The method of forming a pattern according to the present invention has the advantages as follows. First, the photoresist thickness can be controlled to be less than 300 angstroms after etching back process, and it depends on a gap filling process in the formation of the second resist layer on the patterned first resist layer. There are no adhesion problems. The gap filling process can be provided for the beol process of 90 nm and 65 nm. Second, since the polymer hard mask cheaper than the inorganic hard mask can be used, additional cleaning, deposition, and removing process are not required, and the hard mask is not required to be removed after the pattern is formed, the method is more economical. Third, conventionally there might be lift-off problems of the pattern when removing the portion of the resist layer by using a CMP process, but in the present invention, the lift-off problems may not occur due to the damascene-like structure.
All combinations and sub-combinations of the above-described features also belong to the present invention.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.