Method of forming a plurality of electronic component packages

Information

  • Patent Grant
  • 10546833
  • Patent Number
    10,546,833
  • Date Filed
    Tuesday, June 27, 2017
    7 years ago
  • Date Issued
    Tuesday, January 28, 2020
    5 years ago
Abstract
A method of forming a plurality of electronic component packages includes attaching electronic components to a carrier, wherein high aspect ratio spaces exist between the electronic components. A dielectric sheet is laminated around the electronic components thus filling the spaces and forming a package body. The spaces are completely and reliably filled by the dielectric sheet and thus the package body has an absence of voids. Further, an upper surface of the package body is planar, i.e., has an absence of ripples or other non-uniformities. Further, lamination of the dielectric sheet is performed with a low cost lamination system.
Description
BACKGROUND OF THE INVENTION
Field of the Invention

The present application relates to the field of electronics, and more particularly, to methods of forming electronic component packages and related structures.


Description of the Related Art

Electronic component packages are fabricated in an array to minimize fabrication cost. Initially, electronic components are mounted face down to a carrier. The electronic components are then molded by injecting molding compound around the electronic components.


During the molding process, the electronic components are often moved and displaced due to the force of the injected molding compound. This misalignment of the electronic components results in loss of yield thus increasing the overall cost of each electronic component package.


SUMMARY OF THE INVENTION

A method of forming a plurality of electronic component packages includes attaching electronic components to a carrier, wherein high aspect ratio spaces exist between the electronic components. A dielectric sheet is laminated around the electronic components thus filling the spaces and forming a package body. The spaces are completely and reliably filled by the dielectric sheet and thus the package body has an absence of voids. Further, an upper surface of the package body is planar, i.e., has an absence of ripples or other non-uniformities. Further, lamination of the dielectric sheet is performed with a low cost lamination system.


These and other features of the present invention will be more readily apparent from the detailed description set forth below taken in conjunction with the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a block diagram of a mold compound lamination electronic component package fabrication method in accordance with one embodiment;



FIG. 2 is a cross-sectional view of an array during the fabrication of a plurality of electronic component packages in accordance with one embodiment;



FIG. 3 is a cross-sectional view of the array of FIG. 2 at a later stage during fabrication in accordance with one embodiment;



FIG. 4 is an enlarged cross-section view of the region IV of the array of FIG. 3; and



FIGS. 5, 6, 7, 8, 9 are cross-section views of the array of FIG. 4 at later stages during fabrication in accordance with various embodiments.





In the following description, the same or similar elements are labeled with the same or similar reference numbers.


DETAILED DESCRIPTION

As an overview, referring to FIGS. 2, 3, and 4 together, electronic components 206 are attached to a carrier 204, wherein high aspect ratio spaces 216 exist between electronic components 206. A dielectric sheet 218 (FIG. 2) is laminated around electronic components 206 thus filling spaces 216 and forming a package body 322 (FIGS. 3, 4). Spaces 216 are completely and reliably filled by dielectric sheet 218 and thus package body 322 has an absence of voids. Further, an upper surface 322U of package body 322 is planar, i.e., has an absence of ripples or other non-uniformities. Further, lamination of dielectric sheet 218 is performed with a low cost lamination system.


Now in more detail, FIG. 1 is a block diagram of a mold compound lamination electronic component package fabrication method 100 in accordance with one embodiment. FIG. 2 is a cross-sectional view of an array 200 during the fabrication of a plurality of electronic component packages 201 in accordance with one embodiment. Referring now to FIGS. 1 and 2, in an apply adhesive to carrier operation 102, an adhesive 202 is applied to a carrier 204, sometimes called a support panel. In one embodiment, after application, adhesive 202 is cut to conform to the shape of carrier 204.


From apply adhesive to carrier operation 102, flow moves to an attach electronic components to adhesive operation 104. In attach electronic components to adhesive operation 104, electronic components 206 are mounted to adhesive 202, and generally to carrier 204.


In one embodiment, electronic components 206 are integrated circuit chips, e.g., active components. However, in other embodiments, electronic components 206 are passive components such as capacitors, resistors, or inductors.


In accordance with this embodiment, electronic components 206 include active surfaces 208 and opposite inactive surfaces 210. Electronic components 206 further includes bond pads 212 formed on active surfaces 208 and sides 214 extending between active surfaces 208 and inactive surfaces 210.


Active surfaces 208 of electronic components 206 are pressed into adhesive 202 on carrier 204 and thus stick to carrier 204 by adhesive 202.


In one embodiment, die processing operations are performed on electronic components 206 prior to attachment to adhesive 202. Illustratively, electronic components 206 are probed to verify the integrity of electronic components 206 while still in wafer form. The wafer of electronic components 206 is mounted in a wafer singulation apparatus, singulated, e.g., sawed, and cleaned. A bar-code label is applied to electronic components 206 and they are optically inspected to verify the integrity of electronic components 206.


In one embodiment, the aspect ratio of spaces 216 between electronic components 206 is relatively high. The aspect ratio is defined as the ratio of the height H of a space 216 to the width W of a space 216.


Illustratively, height H is in the range of 400 micrometers (400 μm) to 500 μm and width W is 100 μm. Stated another way, the distance between electronic components 206 is 100 μm and the thickness or height of electronic components 206 between active surfaces 208 and inactives surface 210 is in the range of 400 μm to 500 μm. Although various dimensions are provided herein, in light of this disclosure, it is to be understood that the dimensions may not be exact, but only substantially exact to within accepted manufacturing tolerances.


Although attachment of single electronic components 206 is illustrated and discussed, in other embodiments, each electronic component package 201 includes multiple electronic components, e.g., in a side-by-side arrangement, a stacked arrangement, a System in Package (SIP) with passives arrangement, or a Package on Package (PoP) arrangement.


From attach electronic components to adhesive operation 204, flow moves to a laminate dielectric sheet operation 106. In laminate dielectric sheet operation 106, a dielectric sheet 218 is laminated around electronic components 206.


More particularly, dielectric sheet 218 is located above electronic components 206 as illustrated in FIG. 2. Dielectric sheet 218 is moved downward onto electronic components 206 as indicated by the arrow 220.


In one embodiment, dielectric sheet 218 is formed of mold compound, e.g., in a rectangular, or disc, e.g., circular, form. Using a lamination system, dielectric sheet 218 is pressed downward onto electronic components 206 while dielectric sheet 218, or the entire array 200, is heated to cause dielectric sheet 218 to flow, i.e., to have a sufficiently low viscosity to conform around electronic components 206. Dielectric sheet 218 flows around electronic components 206 and to adhesive 202 filling spaces 216 between electronic components 202. In one embodiment, after lamination, dielectric sheet 218 is cut to conform to the shape of carrier 204.



FIG. 3 is a cross-sectional view of array 200 of FIG. 2 at a later stage during fabrication in accordance with one embodiment. FIG. 4 is an enlarged cross-section view of the region IV of array 200 of FIG. 3. Referring now to FIGS. 1, 2, 3, and 4 together, after lamination of dielectric sheet 218, dielectric sheet 218 forms a dielectric package body 322 as illustrated in FIGS. 3, 4.


Spaces 216 are completely and reliably filled by dielectric sheet 218 and thus package body 322 has an absence of voids. Further, an upper, e.g., first surface 322U of package body 322 is planar, i.e., has an absence of ripples or other non-uniformities. Further, lamination of dielectric sheet 218 is performed with a low cost lamination system. Accordingly, lamination of dielectric sheet 218 is performed at a relatively low cost, e.g., with a low capital expenditure.


As set forth above, the aspect ratio of spaces 216 is high. Using a lamination process, spaces 216 are reliably filled with package body 322 while also providing a planar upper surface 322U.


In contrast, the inventor has discovered that applying a dielectric layer using a spin coating technique produces a dielectric layer having substantial non-uniformity for high aspect ratio spaces. More particularly, the upper surface of the spin coating applied dielectric layer includes radiating ripples in a spoke wheel type pattern. Non-uniformity of the dielectric layer is undesirable.


The inventor has also discovered that applying a dielectric layer using a stencil printing method, sometimes called a printing method, forms voids within the dielectric material for high aspect ratio spaces. These voids are formed from out gassing from the dielectric material as the dielectric material cures. Further, as the dielectric material cures, the dielectric material shrinks resulting in undesirable shifting and moving of the electronic components. The formation of voids and electronic component shift is undesirable.


In the case where mold compound is injected around the electronic components, the electronic components are often moved and displaced due to the force of the injected molding compound. Further, molding equipment is relatively expensive thus increasing the capital expenditure necessary to produce the electronic component packages.


Paying particular attention now to FIGS. 3, 4, package body 322 includes a lower, e.g., second, surface 322L attached to adhesive 202. Package body 322 completely encloses electronic components 206 including inactive surfaces 210 and sides 214 and the exposed portion of adhesive 202. Lower surface 322L is coplanar with active surfaces 208 of electronic components 206.


Package body 322 is thicker having a thickness T1 greater than a thickness T2 of electronic components 206. More particularly, upper surface 322U of package body 322 is above and spaced apart from inactive surfaces 210 such that inactive surfaces 210 are covered in package body 322.


In one embodiment, package body 322 is ground down from upper surface 322U to expose inactive surfaces 210 of electronic components 206. In one embodiment, inactive surfaces 210 are also ground down thus thinning both package body 322 and electronic components 206.



FIG. 5 is a cross-section view of array 200 of FIG. 4 at a later stage during fabrication. Referring now to FIGS. 1, 4, and 5 together, from laminate dielectric sheet operation 106, flow moves to a remove adhesive and carrier operation 108. In remove adhesive and carrier operation 108, adhesive 202 and carrier 204 (see FIG. 4) are removed as illustrated in FIG. 5. Package body 322 is a relatively rigid material allowing adhesive 202 and carrier 204 to be removed. In various embodiments, adhesive 202 and carrier 204 are removed by peeling, etching, grinding, or other removal technique.


After removal of adhesive 202 and carrier 204, array 200 is sometimes called a reconstituted wafer. In various embodiments, dielectric sheet 218 (package body 322) is cured and/or cooled prior to or after removal of adhesive 202 and carrier 204 to harden dielectric sheet 218 (package body 322).


Referring now to FIGS. 1 and 5 together, from remove adhesive and carrier operation 108, flow moves to an apply first buildup dielectric layer operation 110. For simplicity, in the remaining figures, the operations will be discussed as being performed with a single electronic component 206 as illustrated. However, in light of this disclosure, those of skill in the art will understand that the operations are performed simultaneously to the plurality of electronic components 206 of array 200.


In apply first buildup dielectric layer operation 110, a first buildup dielectric layer 524 is applied to lower surface 322L of package body 322 and active surface 208 of electronic component 206 including bond pads 212. More particularly, an upper, e.g., first, surface 524U is applied to lower surface 322L of package body 322 and active surface 208 of electronic component 206. First buildup dielectric layer 524 further includes a lower, e.g., second, surface 524L.


From apply first buildup dielectric layer operation 110, flow moves to a patterned first buildup dielectric layer operation 112. In pattern first buildup dielectric layer operation 112, first buildup dielectric layer 524 is patterned to form bond pad via apertures 526 in first buildup dielectric layer 524.


Bond pad via apertures 526 are formed entirely through first buildup dielectric layer 524. Bond pad via apertures 526 extend through first buildup dielectric layer 524 and to bond pads 212. Bond pads 212 are exposed through bond pad via apertures 526.



FIG. 6 is a cross-section view of array 200 of FIG. 5 at a later stage during fabrication. Referring now to FIGS. 1, 5, and 6 together, from pattern first buildup dielectric layer operation 112, flow moves to a form first circuit pattern operation 114. In form first circuit pattern operation 114, an electrically conductive first circuit pattern 628 is formed. First circuit pattern 628 is sometimes called a redistribution layer (RDL).


First circuit pattern 628 includes electrically conductive bond pad vias 630 formed within bond pad via apertures 526. Bond pad vias 630 are electrically connected to bond pads 212.


First circuit pattern 628 further includes electrically conductive lands 632 and electrically conductive traces 634. In accordance with this embodiment, lands 632 and traces 634 are formed on lower surface 524L of first buildup dielectric layer 524. Traces 634 electrically connect bond pad vias 630 with lands 632.


In one embodiment, first circuit pattern 628 is formed by plating an electrically conductive material such as copper. In one embodiment, a resist is applied to first buildup dielectric layer 524 and patterned to form a circuit pattern artifact therein, e.g., a positive image of first circuit pattern 628. The circuit pattern artifact formed within the resist is filled with the electrically conductive material to form first circuit pattern 628. The resist is then removed.


In another embodiment, an electrically conductive material is plated to cover first buildup dielectric layer 524. The electrically conductive material on first buildup dielectric layer 524 is then selectively etched to form first circuit pattern 628.


As set forth above, first circuit pattern 628, e.g., lands 632 and traces 634 thereof, is formed on lower surface 524L of first buildup dielectric layer 524. However, in another embodiment, first circuit pattern 628, e.g., lands 632 and traces 634 thereof, is embedded into first buildup dielectric layer 524 at lower surface 524L.


In accordance with this embodiment, a circuit pattern artifact, e.g., a positive image of first circuit pattern 628, is formed in first buildup dielectric layer 524 at lower surface 524L. The circuit pattern artifact is formed using laser ablation, for example.


The circuit pattern artifact formed within first buildup dielectric layer 524 is filled with the electrically conductive material to form first circuit pattern 628. First circuit pattern 628 is embedded within first buildup dielectric layer 524.



FIG. 7 is a cross-section view of array 200 of FIG. 6 at a later stage during fabrication. Referring now to FIGS. 1 and 7 together, from form first circuit pattern operation 114, flow moves to an apply second buildup dielectric layer operation 116. In apply second buildup dielectric layer operation 116, a second buildup dielectric layer 736 is applied to lower surface 524L of first buildup dielectric layer 524 and to first circuit pattern 628.


More particularly, an upper, e.g., first, surface 736U of second buildup dielectric layer 736 is applied to lower surface 524L of first buildup dielectric layer 524 and first circuit pattern 628. Second buildup dielectric layer 736 further includes a lower, e.g., second, surface 736L.


From apply second buildup dielectric layer operation 116, flow moves to a pattern second buildup dielectric layer operation 118. In pattern second buildup dielectric layer operation 118, second buildup dielectric layer 736 is patterned to form blind via apertures 738 in second buildup dielectric layer 736. Blind via apertures 738 extend entirely through second buildup dielectric layer 736 to expose first circuit pattern 628, e.g., lands 632 thereof. In one embodiment, blind via apertures 738 are formed by laser ablating through second buildup dielectric layer 736, although other blind via aperture formation techniques are used in other embodiments.



FIG. 8 is a cross-section view of array 200 of FIG. 7 at a later stage during fabrication. Referring now to FIGS. 1, 7, and 8 together, from pattern second buildup layer operation 118, flow moves to a form second circuit pattern operation 120. In form second circuit pattern operation 120, an electrically conductive second circuit pattern 840 is formed.


Second circuit pattern 840 includes electrically conductive blind vias 842 formed within blind via apertures 738. Blind vias 842 are electrically connected to first circuit pattern 628, e.g., lands 632 thereof.


Second circuit pattern 840 further includes electrically conductive lands 844 and electrically conductive traces 846. In accordance with this embodiment, lands 844 and traces 846 are formed on lower surface 736L of second buildup dielectric layer 736. Traces 846 electrically connect blind vias 842 with lands 844.


In one embodiment, second circuit pattern 840 is formed by plating an electrically conductive material such as copper. In one embodiment, a resist is applied to second buildup dielectric layer 736 and patterned to form a circuit pattern artifact therein, e.g., a positive image of second circuit pattern 840. The circuit pattern artifact formed within the resist is filled with the electrically conductive material to form second circuit pattern 840. The resist is then removed.


In another embodiment, an electrically conductive material is plated to fill blind via apertures 738 and to cover second buildup dielectric layer 736. The electrically conductive material on second buildup dielectric layer 736 is then selectively etched to form second circuit pattern 840.


As set forth above, second circuit pattern 840, e.g., lands 844 and traces 846 thereof, is formed on lower surface 736L of second buildup dielectric layer 736. However, in another embodiment, second circuit pattern 840, e.g., lands 844 and traces 846 thereof, is embedded into second buildup dielectric layer 736 at lower surface 736L.


In accordance with this embodiment, a circuit pattern artifact, e.g., a positive image of second circuit pattern 840, is formed in second buildup dielectric layer 736 at lower surface 736L. The circuit pattern artifact is formed using laser ablation, for example.


The circuit pattern artifact formed within second buildup dielectric layer 736 is filled with the electrically conductive material to form second circuit pattern 840. Second circuit pattern 840 is embedded within second buildup dielectric layer 736.


Although first circuit pattern 628 and second circuit pattern 840 are set forth as containing particular features, e.g., bond pad vias, lands, traces, and blind vias, in light of this disclosure, those of skill in the art will understand that circuit patterns can be formed with other and/or different features depending on the particular signal routing desired.


From form second circuit pattern operation 120, flow moves to a form solder mask operation 122. In form solder mask operation 122, a dielectric solder mask 850 is formed. More particularly, solder mask 850 is applied to lower surface 736L of second buildup dielectric layer 736 and second circuit pattern 840. Solder mask 850 is patterned to form land openings 852 in solder mask 850. Land openings 852 expose lands 844 of second circuit pattern 840.



FIG. 9 is a cross-section view of array 200 of FIG. 8 at a later stage during fabrication. Referring now to FIGS. 1, 8, and 9 together, from form solder mask operation 122, flow moves, optionally, to a form interconnection balls operation 124. In form interconnection balls operation 124, interconnection balls 954, e.g., solder, are formed on lands 844 and in land openings 852 of solder mask 850. Interconnection balls 954 are distributed in a Ball Grid Array (BGA) in one embodiment. Interconnection balls 954 are ref lowed, i.e., heated to a melt and re-solidified, to mount electronic component packages 201 to another structure such as a printed circuit motherboard.


The formation of interconnection balls 954 is optional. In one embodiment, interconnection balls 954 are not formed.


From form interconnection balls operation 124 (or directly from form solder mask operation 122 in the event that form interconnection balls operation 124 is not performed), flow moves to a singulate operation 126. In singulate operation 126, array 200 is singulated, e.g., by sawing. More particularly, package body 322, first buildup dielectric layer 524, second buildup dielectric layer 736, and solder mask 850 are cut to singulate electronic component packages 201 from one another. As set forth above, a plurality of electronic component packages 201 are formed simultaneously in array 200 using the methods as described above. Array 200 is singulated to singulate the individual electronic component packages 201 from one another in singulate operation 126.


In one embodiment, prior to singulation, a ball grid final thickness operation is performed to insure that interconnection balls 954 have a uniform final thickness and electronic component packages 201 are laser marked. Further, after singulation, electronic component packages 201 are tray loaded, have a FVI gate operation performed thereon, are packed and finally tested.


Although formation of an array 200 of electronic component packages 201 is described above, in other embodiments, electronic component packages 201 are formed individually using the methods as described above.


The drawings and the forgoing description gave examples of the present invention. The scope of the present invention, however, is by no means limited by these specific examples. Numerous variations, whether explicitly given in the specification or not, such as differences in structure, dimension, and use of material, are possible. The scope of the invention is at least as broad as given by the following claims.

Claims
  • 1. A method of forming an electronic component package, the method comprising: attaching a plurality of integrated circuit (IC) chips to a carrier at a spacing no more than 100 micrometers (μm) apart in a first direction, wherein each of the IC chips has a height dimension of at least 400 μm and a width dimension in the first direction greater than the height dimension;laminating a dielectric sheet around the IC chips, said laminating comprising pressing the dielectric sheet onto the attached IC chips to cause the dielectric sheet to flow around the attached IC chips and to fill the spaces between the attached IC chips, wherein the dielectric sheet forms a package body surrounding the IC chips;removing the carrier;forming a buildup dielectric layer on a respective active surface of each of the IC chips and on the package body;forming a circuit pattern on the buildup dielectric layer; andcutting at least the package body and the buildup dielectric layer to singulate the electronic component package.
  • 2. The method of claim 1, wherein the package body covers at least five sides of each of the IC chips.
  • 3. The method of claim 2, wherein the at least five sides of each of the IC chips comprise four lateral sides and an active side of each of the IC chips.
  • 4. The method of claim 2, wherein the package body comprises a first thickness for those portions of the package body in the spaces between the attached IC chips, and a second thickness, less than the first thickness, for those portions of the package body over the attached IC chips.
  • 5. The method of claim 1, comprising: forming a second buildup dielectric layer on the buildup dielectric layer and the circuit pattern;forming a second circuit pattern on the second buildup dielectric layer and electrically connected to the circuit pattern; andattaching a package interconnection structure to the second circuit pattern at a location directly vertically aligned with one of the IC chips.
  • 6. The method of claim 1, comprising after said laminating the dielectric sheet, cutting the dielectric sheet to conform to the shape of the carrier.
  • 7. The method of claim 1, comprising after said forming the buildup dielectric layer, forming a via aperture through the formed buildup dielectric layer.
  • 8. A method of forming an electronic component package, the method comprising: attaching a plurality of integrated circuit (IC) chips to a carrier at a spacing no more than 100 micrometers (μm) apart in a first direction, wherein each of the IC chips has a height dimension of at least 400 μm and a width dimension in the first direction greater than the height dimension;laminating a dielectric sheet around the IC chips, said laminating comprising pressing the dielectric sheet onto the attached IC chips to cause the dielectric sheet to flow around the attached IC chips and to fill the spaces between the attached IC chips, wherein the dielectric sheet forms a package body that encloses at least five sides of each of the IC chips and comprises: a first planar surface; anda second planar surface that is coplanar with a respective surface of each of the IC chips,wherein the package body comprises a first thickness for those portions of the package body in spaces between the IC chips and a second thickness, less than the first thickness, for those portions of the package body over the IC chips.
  • 9. The method of claim 8, wherein the at least five sides of each of the IC chips comprise four lateral sides and an active side of each of the IC chips.
  • 10. The method of claim 8, wherein: said attaching the plurality of IC chips to the carrier comprises attaching the plurality of IC chips to the carrier with an adhesive; andsaid laminating a dielectric sheet around the IC chips comprises flowing the dielectric sheet around the IC chips and to the adhesive.
  • 11. The method of claim 8, comprising after said laminating the dielectric sheet around the IC chips, cutting the dielectric sheet to conform to the shape of the carrier.
  • 12. The method of claim 8, comprising after said laminating the dielectric sheet around the IC chips: removing the carrier;applying a buildup dielectric layer to the second planar surface of the package body and to an active surface of each of the IC chips; andforming a circuit pattern on the buildup dielectric layer.
  • 13. The method of claim 12, comprising: forming a second buildup dielectric layer on the buildup dielectric layer and the circuit pattern;forming a second circuit pattern on the second buildup dielectric layer that is electrically connected to the circuit pattern; andattaching a package interconnection structure to the second circuit pattern at a location directly vertically aligned with one of the IC chips.
  • 14. The method of claim 13, comprising after said forming the buildup dielectric layer, forming a via aperture through the formed buildup dielectric layer.
  • 15. A method of forming an electronic component package, the method comprising: attaching a plurality of integrated circuit (IC) chips to a carrier at a spacing no more than W apart in a first direction, wherein each of the IC chips has a height dimension of at least H and a width dimension in the first direction greater than H, wherein W is no more than 100 micrometers (μm) and the ratio of H to W is at least four;laminating a dielectric sheet around the IC chips, said laminating comprising pressing the dielectric sheet onto the attached IC chips to cause the dielectric sheet to flow around the attached IC chips and to fill the spaces between the attached IC chips, wherein: the dielectric sheet forms a package body surrounding the IC chips; andthe package body comprises a thickness of at least H for those portions of the package body in the spaces between the IC chips;removing the carrier;forming a buildup dielectric layer on a respective active surface of each of the IC chips and on the package body;forming a circuit pattern on the buildup dielectric layer; andcutting at least the package body and the buildup dielectric layer to singulate the electronic component package.
  • 16. The method of claim 15, wherein H is no greater than 500 μm.
  • 17. The method of claim 15, comprising attaching an adhesive to the carrier, and wherein said attaching the plurality of IC chips to the carrier comprises temporarily attaching the IC chips to the adhesive.
  • 18. The method of claim 15, comprising: forming a second buildup dielectric layer on the buildup dielectric layer and the circuit pattern;forming a second circuit pattern on the second buildup dielectric layer that is electrically connected to the circuit pattern; andattaching a package interconnection structure to the second circuit pattern at a location directly vertically aligned with one of the IC chips.
  • 19. The method of claim 15, comprising after said laminating the dielectric sheet around the IC chips, cutting the dielectric sheet to conform to the shape of the carrier.
  • 20. The method of claim 15, comprising after said forming a buildup dielectric layer, forming a via aperture through the formed buildup dielectric layer.
CROSS-REFERENCE TO RELATED APPLICATIONS/INCORPORATION BY REFERENCE

The present application is a continuation of copending U.S. patent application Ser. No. 12/632,170, filed on Dec. 7, 2009, and titled “MOLD COMPOUND LAMINATION ELECTRONIC COMPONENT PACKAGE FORMATION METHOD,” expected to issue as U.S. Pat. No. 9,691,734, which is hereby incorporated herein by reference in its entirety for all purposes.

US Referenced Citations (540)
Number Name Date Kind
2596993 Gookin May 1952 A
3435815 Forcier Apr 1969 A
3734660 Davies et al. May 1973 A
3838984 Crane et al. Oct 1974 A
3868724 Perrino Feb 1975 A
3916434 Garboushian Oct 1975 A
4054238 Lloyd et al. Oct 1977 A
4189342 Kock Feb 1980 A
4258381 Inaba Mar 1981 A
4289922 Devlin Sep 1981 A
4301464 Otsuki et al. Nov 1981 A
4322778 Barbour et al. Mar 1982 A
4332537 Slepcevic Jun 1982 A
4417266 Grabbe Nov 1983 A
4451224 Harding May 1984 A
4530152 Roche et al. Jul 1985 A
4532419 Takeda Jul 1985 A
4541003 Otsuka et al. Sep 1985 A
4642160 Burges Feb 1987 A
4645552 Vitriol et al. Feb 1987 A
4646710 Schmid et al. Mar 1987 A
4685033 Inoue Aug 1987 A
4706167 Sullivan Nov 1987 A
4707724 Suzuki et al. Nov 1987 A
4716049 Patraw Dec 1987 A
4727633 Herrick Mar 1988 A
4729061 Brown Mar 1988 A
4737839 Burt Apr 1988 A
4756080 Thorp, Jr. et al. Jul 1988 A
4786952 Maciver et al. Nov 1988 A
4806188 Rellick Feb 1989 A
4811082 Jacobs et al. Mar 1989 A
4812896 Rothgery et al. Mar 1989 A
4862245 Pashby et al. Aug 1989 A
4862246 Masuda et al. Aug 1989 A
4897338 Spicciati et al. Jan 1990 A
4905124 Banjo et al. Feb 1990 A
4907067 Derryberry Mar 1990 A
4920074 Shimizu et al. Apr 1990 A
4935803 Kalf et al. Jun 1990 A
4942454 Mori et al. Jul 1990 A
4964212 Deroux-Dauphin et al. Oct 1990 A
4974120 Kodai et al. Nov 1990 A
4987475 Schlesinger et al. Jan 1991 A
4996391 Schmidt Feb 1991 A
5018003 Yasunaga et al. May 1991 A
5021047 Movern Jun 1991 A
5029386 Chao et al. Jul 1991 A
5041902 McShane Aug 1991 A
5057900 Yamazaki Oct 1991 A
5059379 Tsutsumi et al. Oct 1991 A
5065223 Matsuki et al. Nov 1991 A
5070039 Johnson et al. Dec 1991 A
5072075 Lee et al. Dec 1991 A
5072520 Nelson Dec 1991 A
5081520 Yoshii et al. Jan 1992 A
5087961 Long et al. Feb 1992 A
5091341 Asada et al. Feb 1992 A
5091769 Eichelberaer Feb 1992 A
5096852 Hobson Mar 1992 A
5108553 Foster et al. Apr 1992 A
5110664 Nakanishi et al. May 1992 A
5118298 Murphy Jun 1992 A
5122860 Kikuchi et al. Jun 1992 A
5134773 LeMaire et al. Aug 1992 A
5151039 Murphy Sep 1992 A
5157475 Yamaguchi Oct 1992 A
5157480 McShane et al. Oct 1992 A
5168368 Gow et al. Dec 1992 A
5172213 Zimmerman Dec 1992 A
5172214 Casto Dec 1992 A
5175060 Enomoto et al. Dec 1992 A
5191174 Chana et al. Mar 1993 A
5200362 Lin et al. Apr 1993 A
5200809 Kwon Apr 1993 A
5214845 King et al. Jun 1993 A
5216278 Lin et al. Jun 1993 A
5218231 Kudo Jun 1993 A
5221642 Burns Jun 1993 A
5229550 Bindra et al. Jul 1993 A
5239448 Perkins et al. Aug 1993 A
5247429 Iwase et al. Sep 1993 A
5250841 Sloan et al. Oct 1993 A
5250843 Eichelberger Oct 1993 A
5252853 Michii Oct 1993 A
5258094 Furui et al. Nov 1993 A
5266834 Nishi et al. Nov 1993 A
5268310 Goodrich et al. Dec 1993 A
5273938 Lin et al. Dec 1993 A
5277972 Sakumoto et al. Jan 1994 A
5278446 Nagaraj et al. Jan 1994 A
5278726 Bernardoni et al. Jan 1994 A
5279029 Burns Jan 1994 A
5281849 Singh Deo et al. Jan 1994 A
5283459 Hirano et al. Feb 1994 A
5294897 Notani et al. Mar 1994 A
5327008 Djennas et al. Jul 1994 A
5332864 Liana et al. Jul 1994 A
5335771 Murphy Aug 1994 A
5336931 Juskey et al. Aug 1994 A
5343076 Katavama et al. Aug 1994 A
5353498 Fillion et al. Oct 1994 A
5358905 Chiu Oct 1994 A
5365106 Watanabe Nov 1994 A
5371654 Beaman et al. Dec 1994 A
5379191 Carey et al. Jan 1995 A
5381042 Lerner et al. Jan 1995 A
5391439 Tomita et al. Feb 1995 A
5394303 Yamaji Feb 1995 A
5404044 Booth et al. Apr 1995 A
5406124 Morita et al. Apr 1995 A
5410180 Fuji et al. Apr 1995 A
5414299 Wang et al. May 1995 A
5417905 Lemaire et al. May 1995 A
5424576 Djennas et al. Jun 1995 A
5428248 Cha Jun 1995 A
5432677 Mowatt et al. Jul 1995 A
5435057 Bindra et al. Jul 1995 A
5444301 Song et al. Aug 1995 A
5452511 Chana Sep 1995 A
5454905 Foaelson Oct 1995 A
5463253 Waki et al. Oct 1995 A
5474957 Urushima Dec 1995 A
5474958 Djennas et al. Dec 1995 A
5484274 Neu Jan 1996 A
5493151 Asada et al. Feb 1996 A
5497033 Fillion et al. Mar 1996 A
5508556 Lin Apr 1996 A
5508938 Wheeler Apr 1996 A
5517056 Bialer et al. May 1996 A
5521429 Aono et al. May 1996 A
5528076 Pavio Jun 1996 A
5530288 Stone Jun 1996 A
5531020 Durand et al. Jul 1996 A
5534467 Rostoker Jul 1996 A
5539251 Iverson et al. Jul 1996 A
5543657 Diffenderler et al. Aug 1996 A
5544412 Romero et al. Aug 1996 A
5545923 Barber Aug 1996 A
5546654 Woinarowski et al. Aug 1996 A
5574309 Papapietro et al. Nov 1996 A
5576517 Woinarowski et al. Nov 1996 A
5578525 Mizukoshi Nov 1996 A
5581122 Chao et al. Dec 1996 A
5581498 Ludwig et al. Dec 1996 A
5582858 Adamopoulos et al. Dec 1996 A
5592019 Ueda et al. Jan 1997 A
5592025 Clark et al. Jan 1997 A
5594274 Suetaki Jan 1997 A
5595934 Kim Jan 1997 A
5604376 Hamburgen et al. Feb 1997 A
5608265 Kitano et al. Mar 1997 A
5608267 Mahulikar et al. Mar 1997 A
5616422 Ballard et al. Apr 1997 A
5619068 Benzoni Apr 1997 A
5625222 Yoneda et al. Apr 1997 A
5633528 Abbott et al. May 1997 A
5637832 Danner Jun 1997 A
5639990 Nishihara et al. Jun 1997 A
5640047 Nakashima Jun 1997 A
5641997 Ohta et al. Jun 1997 A
5643433 Fukase et al. Jul 1997 A
5644169 Chun Jul 1997 A
5646831 Manteghi Jul 1997 A
5650663 Parthasarathi Jul 1997 A
5661088 Tessier et al. Aug 1997 A
5665996 Williams et al. Sep 1997 A
5673479 Hawthorne Oct 1997 A
5674785 Akram et al. Oct 1997 A
5683806 Sakumoto et al. Nov 1997 A
5689135 Ball Nov 1997 A
5696666 Miles et al. Dec 1997 A
5701034 Marrs Dec 1997 A
5703407 Hori Dec 1997 A
5710064 Song et al. Jan 1998 A
5719749 Stopperan Feb 1998 A
5723899 Shin Mar 1998 A
5724233 Honda et al. Mar 1998 A
5726493 Yamashita et al. Mar 1998 A
5736432 Mackessy Apr 1998 A
5736448 Saia et al. Apr 1998 A
5739581 Chillara Apr 1998 A
5739585 Akram et al. Apr 1998 A
5739588 Ishida et al. Apr 1998 A
5742479 Asakura Apr 1998 A
5745984 Cole, Jr. et al. May 1998 A
5753532 Sim May 1998 A
5753977 Kusaka et al. May 1998 A
5766972 Takahashi et al. Jun 1998 A
5769989 Hoffmeyer et al. Jun 1998 A
5770888 Song et al. Jun 1998 A
5774340 Chang et al. Jun 1998 A
5776798 Quan et al. Jul 1998 A
5783861 Son Jul 1998 A
5784259 Asakura Jul 1998 A
5786238 Pai et al. Jul 1998 A
5798014 Weber Aug 1998 A
5801440 Chu et al. Sep 1998 A
5814877 Diffenderfer et al. Sep 1998 A
5814881 Alagaratnam et al. Sep 1998 A
5814883 Sawai et al. Sep 1998 A
5814884 Davis et al. Sep 1998 A
5817540 Wark Oct 1998 A
5818105 Kouda Oct 1998 A
5821457 Moslev et al. Oct 1998 A
5821615 Lee Oct 1998 A
5822190 Iwasaki Oct 1998 A
5826330 Isoda et al. Oct 1998 A
5834830 Cho Nov 1998 A
5835355 Dordi Nov 1998 A
5835988 Ishii Nov 1998 A
5841193 Eichelberger Nov 1998 A
5844306 Fujita et al. Dec 1998 A
5847453 Uematsu et al. Dec 1998 A
5856911 Riley Jan 1999 A
5859471 Kuraishi et al. Jan 1999 A
5859475 Freyman et al. Jan 1999 A
5866939 Shin et al. Feb 1999 A
5866952 Wojnarowski et al. Feb 1999 A
5871782 Choi Feb 1999 A
5874770 Saia et al. Feb 1999 A
5874784 Aoki et al. Feb 1999 A
5877043 Alcoe et al. Mar 1999 A
5883425 Kobayashi Mar 1999 A
5886397 Ewer Mar 1999 A
5886398 Low et al. Mar 1999 A
5894108 Mostafazadeh et al. Apr 1999 A
5897339 Song et al. Apr 1999 A
5900676 Kweon et al. May 1999 A
5903049 Mori May 1999 A
5903050 Thurairaiaratnam et al. May 1999 A
5903052 Chen et al. May 1999 A
5907477 Tuttle et al. May 1999 A
5909053 Fukase et al. Jun 1999 A
5915998 Stidham et al. Jun 1999 A
5917242 Ball Jun 1999 A
5936843 Ohshima et al. Aug 1999 A
5937324 Abercrombie et al. Aug 1999 A
5939779 Kim Aug 1999 A
5942794 Okumura et al. Aug 1999 A
5951305 Haba Sep 1999 A
5952611 Eng et al. Sep 1999 A
5959356 Oh Sep 1999 A
5969426 Baba et al. Oct 1999 A
5973388 Chew et al. Oct 1999 A
5976912 Fukutomi et al. Nov 1999 A
5977613 Takata et al. Nov 1999 A
5977615 Yamaguchi et al. Nov 1999 A
5977630 Woodworth et al. Nov 1999 A
5981314 Glenn et al. Nov 1999 A
5982632 Mosley et al. Nov 1999 A
5986333 Nakamura Nov 1999 A
5986885 Wyland Nov 1999 A
6001671 Fjelstad Dec 1999 A
6004619 Dippon et al. Dec 1999 A
6013947 Lim Jan 2000 A
6013948 Akram et al. Jan 2000 A
6018189 Mizuno Jan 2000 A
6020625 Oin et al. Feb 2000 A
6021564 Hanson Feb 2000 A
6025640 Yagi et al. Feb 2000 A
6028364 Ogino et al. Feb 2000 A
6031279 Lenz Feb 2000 A
RE36613 Ball Mar 2000 E
6034423 Mostafazadeh et al. Mar 2000 A
6034427 Lan et al. Mar 2000 A
6035527 Tamm Mar 2000 A
6040622 Wallace Mar 2000 A
6040626 Cheah Mar 2000 A
6043430 Chun Mar 2000 A
6060768 Hayashida et al. May 2000 A
6060769 Wark May 2000 A
6060778 Jeong et al. May 2000 A
6069407 Hamzehdoost May 2000 A
6072228 Hinkle et al. Jun 2000 A
6072243 Nakanishi Jun 2000 A
6075284 Choi et al. Jun 2000 A
6081029 Yamaguchi Jun 2000 A
6081036 Hirano et al. Jun 2000 A
6084310 Mizuno et al. Jul 2000 A
6087715 Sawada et al. Jul 2000 A
6087722 Lee et al. Jul 2000 A
6100594 Fukui et al. Aug 2000 A
6113474 Shih et al. Sep 2000 A
6114752 Huang et al. Sep 2000 A
6118174 Kim Sep 2000 A
6118184 Ishio et al. Sep 2000 A
6119338 Wang et al. Sep 2000 A
6122171 Akram et al. Sep 2000 A
RE36907 Templeton, Jr. et al. Oct 2000 E
6127833 Wu et al. Oct 2000 A
6130115 Okumura et al. Oct 2000 A
6130473 Mostafazadeh et al. Oct 2000 A
6133623 Otsuki et al. Oct 2000 A
6140154 Hinkle et al. Oct 2000 A
6143981 Glenn Nov 2000 A
6160705 Stearns et al. Dec 2000 A
6169329 Farnworth et al. Jan 2001 B1
6172419 Kinsman Jan 2001 B1
6175087 Keesler et al. Jan 2001 B1
6177718 Kozono Jan 2001 B1
6181002 Juso et al. Jan 2001 B1
6184463 Panchou et al. Feb 2001 B1
6184465 Corisis Feb 2001 B1
6184573 Pu Feb 2001 B1
6194250 Melton et al. Feb 2001 B1
6194777 Abbott et al. Feb 2001 B1
6197615 Song et al. Mar 2001 B1
6198171 Huano et al. Mar 2001 B1
6201186 Daniels et al. Mar 2001 B1
6201292 Yagi et al. Mar 2001 B1
6204453 Fallon et al. Mar 2001 B1
6204554 Ewer et al. Mar 2001 B1
6208020 Minamio et al. Mar 2001 B1
6208021 Ohuchi et al. Mar 2001 B1
6208023 Nakayama et al. Mar 2001 B1
6211462 Carter, Jr. et al. Apr 2001 B1
6214525 Boyko et al. Apr 2001 B1
6214641 Akram Apr 2001 B1
6218731 Huang et al. Apr 2001 B1
6222258 Asano et al. Apr 2001 B1
6222259 Park et al. Apr 2001 B1
6225146 Yamaouchi et al. May 2001 B1
6229200 Mclellan et al. May 2001 B1
6229205 Jeong et al. May 2001 B1
6235554 Akram et al. May 2001 B1
6239367 Hsuan et al. May 2001 B1
6239384 Smith et al. May 2001 B1
6239485 Peters et al. May 2001 B1
6242281 Mclellan et al. Jun 2001 B1
6256200 Lam et al. Jul 2001 B1
6258192 Nataraian Jul 2001 B1
6258629 Niones et al. Jul 2001 B1
6261918 So Jul 2001 B1
6274821 Echigo et al. Aug 2001 B1
6280641 Gaku et al. Aug 2001 B1
6281566 Magni Aug 2001 B1
6281568 Glenn et al. Aug 2001 B1
6282095 Houghton et al. Aug 2001 B1
6285075 Combs et al. Sep 2001 B1
6291271 Lee et al. Sep 2001 B1
6291273 Miyaki et al. Sep 2001 B1
6294100 Fan et al. Sep 2001 B1
6294830 Fjelstad Sep 2001 B1
6295977 Ripper et al. Oct 2001 B1
6297548 Moden et al. Oct 2001 B1
6303984 Corisis Oct 2001 B1
6303997 Lee Oct 2001 B1
6307272 Takahashi et al. Oct 2001 B1
6309909 Ohgiyama Oct 2001 B1
6316285 Jiang et al. Nov 2001 B1
6316822 Venkatashwaran et al. Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6323550 Martin et al. Nov 2001 B1
6326243 Suzuya et al. Dec 2001 B1
6326244 Brooks et al. Dec 2001 B1
6326678 Kamezos et al. Dec 2001 B1
6335564 Pour Jan 2002 B1
6337510 Chun-Jen et al. Jan 2002 B1
6339255 Shin Jan 2002 B1
6348726 Bayan et al. Feb 2002 B1
6351031 Iijima et al. Feb 2002 B1
6353999 Cheng Mar 2002 B1
6355502 Kang et al. Mar 2002 B1
6365974 Abbott et al. Apr 2002 B1
6365975 DiStefano et al. Apr 2002 B1
6369447 Mori Apr 2002 B2
6369454 Chuna Apr 2002 B1
6373127 Baudouin et al. Apr 2002 B1
6376906 Asai et al. Apr 2002 B1
6380048 Boon et al. Apr 2002 B1
6384472 Huang May 2002 B1
6388336 Venkateshwaran et al. May 2002 B1
6392160 Andry et al. May 2002 B1
6395578 Shin et al. May 2002 B1
6396148 Eichelberger et al. May 2002 B1
6396153 Fillion et al. May 2002 B2
6400004 Fan et al. Jun 2002 B1
6405431 Shin et al. Jun 2002 B1
6406942 Honda Jun 2002 B2
6407341 Anstrom et al. Jun 2002 B1
6407930 Hsu Jun 2002 B1
6410979 Abe Jun 2002 B2
6414385 Huang et al. Jul 2002 B1
6420779 Sharma et al. Jul 2002 B1
6429508 Gang Aug 2002 B1
6437429 Su et al. Aug 2002 B1
6444499 Swiss et al. Sep 2002 B1
6448510 Neftin et al. Sep 2002 B1
6448633 Yee et al. Sep 2002 B1
6451509 Keesler et al. Sep 2002 B2
6452279 Shimoda Sep 2002 B2
6459148 Chun-Jen et al. Oct 2002 B1
6464121 Reijnders Oct 2002 B2
6476469 Hung et al. Nov 2002 B2
6476474 Hung Nov 2002 B1
6479762 Kusaka Nov 2002 B2
6482680 Khor et al. Nov 2002 B1
6497943 Jimarez et al. Dec 2002 B1
6498099 McLellan et al. Dec 2002 B1
6498392 Azuma Dec 2002 B2
6507096 Gang Jan 2003 B2
6507120 Lo et al. Jan 2003 B2
6517995 Jacobson et al. Feb 2003 B1
6521530 Peters et al. Feb 2003 B2
6524885 Pierce Feb 2003 B2
6534391 Huemoeller et al. Mar 2003 B1
6534849 Gang Mar 2003 B1
6544638 Fischer et al. Apr 2003 B2
6545332 Huana Apr 2003 B2
6545345 Glenn et al. Apr 2003 B1
6559525 Huang May 2003 B2
6566168 Gang May 2003 B2
6583503 Akram et al. Jun 2003 B2
6586682 Strandbera Jul 2003 B2
6593645 Shih et al. Jul 2003 B2
6603196 Lee et al. Aug 2003 B2
6608757 Bhatt et al. Aug 2003 B1
6624005 DiCaprio et al. Sep 2003 B1
6660559 Huemoeller et al. Dec 2003 B1
6667546 Huang et al. Dec 2003 B2
6671398 Reinhorn et al. Dec 2003 B2
6715204 Tsukada et al. Apr 2004 B1
6727576 Hedler et al. Apr 2004 B2
6727645 Tsujimura et al. Apr 2004 B2
6730857 Konrad et al. May 2004 B2
6734542 Nakatani et al. May 2004 B2
6740964 Sasaki May 2004 B2
6753612 Adae-Amoakoh et al. Jun 2004 B2
6774748 Ito et al. Aug 2004 B1
6787443 Boggs et al. Sep 2004 B1
6803528 Koyanaai Oct 2004 B1
6815709 Clothier et al. Nov 2004 B2
6815739 Huff et al. Nov 2004 B2
6830958 Makimoto Dec 2004 B2
6831371 Huemoeller et al. Dec 2004 B1
6838776 Leal et al. Jan 2005 B2
6845554 Frankowsky et al. Jan 2005 B2
6884717 Desalvo et al. Apr 2005 B1
6888240 Towle et al. May 2005 B2
6905914 Huemoeller et al. Jun 2005 B1
6919514 Konrad et al. Jul 2005 B2
6921968 Chung Jul 2005 B2
6921975 Leal et al. Jul 2005 B2
6930256 Huemoeller et al. Aug 2005 B1
6931726 Boyko et al. Aug 2005 B2
6936525 Nishiyama et al. Aug 2005 B2
6948944 Ueno Sep 2005 B2
6953995 Farnworth et al. Oct 2005 B2
7015075 Fay et al. Mar 2006 B2
7030469 Mahadevan et al. Apr 2006 B2
7041534 Chao et al. May 2006 B2
7081661 Takehara et al. Jul 2006 B2
7125744 Takehara et al. Oct 2006 B2
7129158 Nakai Oct 2006 B2
7185426 Hiner et al. Mar 2007 B1
7190062 Sheridan et al. Mar 2007 B1
7192807 Huemoeller et al. Mar 2007 B1
7198980 Jiang et al. Apr 2007 B2
7202107 Fuergut et al. Apr 2007 B2
7242081 Lee Jul 2007 B1
7247523 Huemoeller et al. Jul 2007 B1
7272444 Peterson et al. Sep 2007 B2
7282394 Cho et al. Oct 2007 B2
7285855 Foong Oct 2007 B2
7345361 Maliik et al. Mar 2008 B2
7361533 Huemoelier et al. Apr 2008 B1
7372151 Fan et al. May 2008 B1
7420272 Huemoelier et al. Sep 2008 B1
7429786 Kamezos et al. Sep 2008 B2
7459202 Magera et al. Dec 2008 B2
7548430 Huemoelier et al. Jun 2009 B1
7550857 Longo et al. Jun 2009 B1
7572681 Huemoelier et al. Aug 2009 B1
7618846 Pagaila et al. Nov 2009 B1
7633765 Scanlan et al. Dec 2009 B1
7671457 Hiner et al. Mar 2010 B1
7692286 Huemoeller et al. Apr 2010 B1
7714431 Huemoeller et al. May 2010 B1
7723210 Berry et al. May 2010 B2
7759163 Kroeninger et al. Jul 2010 B2
7777351 Berry et al. Aug 2010 B1
7825520 Longo et al. Nov 2010 B1
7902660 Lee et al. Mar 2011 B1
7960827 Miller et al. Jun 2011 B1
7977163 Huemoeller et al. Jul 2011 B1
8018068 Scanlan et al. Sep 2011 B1
8101460 Pagaila Feb 2012 B2
8341835 Huemoeller et al. Jan 2013 B1
8796561 Scanlan et al. Aug 2014 B1
8937381 Dunlap et al. Jan 2015 B1
9691734 Dunlap Jun 2017 B1
20010008305 McLellan et al. Jul 2001 A1
20010011654 Schmidt et al. Aug 2001 A1
20010012704 Eldridge Aug 2001 A1
20010014538 Kwan et al. Aug 2001 A1
20020017712 Bessho et al. Feb 2002 A1
20020024122 Jung et al. Feb 2002 A1
20020027297 Ikenaga et al. Mar 2002 A1
20020061642 Haji et al. May 2002 A1
20020066952 Taniguchi et al. Jun 2002 A1
20020140061 Lee Oct 2002 A1
20020140068 Lee et al. Oct 2002 A1
20020142514 Scheifers Oct 2002 A1
20020149298 Furukawa et al. Oct 2002 A1
20020159242 Nakatani et al. Oct 2002 A1
20020163015 Lee et al. Nov 2002 A1
20020195697 Mess et al. Dec 2002 A1
20030013232 Towle et al. Jan 2003 A1
20030025199 Wu et al. Feb 2003 A1
20030030131 Lee et al. Feb 2003 A1
20030064548 Isaak Apr 2003 A1
20030073265 Hu et al. Apr 2003 A1
20030128096 Mazzochette Jul 2003 A1
20030134455 Cheng et al. Jul 2003 A1
20030141582 Yang et al. Jul 2003 A1
20030197284 Khiang et al. Oct 2003 A1
20040004293 Murayama Jan 2004 A1
20040026781 Nakai Feb 2004 A1
20040046244 Nakamura et al. Mar 2004 A1
20040056277 Kamezos Mar 2004 A1
20040061212 Kamezos Apr 2004 A1
20040061213 Kamezos Apr 2004 A1
20040063242 Kamezos Apr 2004 A1
20040063246 Kamezos Apr 2004 A1
20040113260 Sunohara et al. Jun 2004 A1
20040145044 Sugaya et al. Jul 2004 A1
20040159462 Chung Aug 2004 A1
20050139985 Takahashi Jun 2005 A1
20050242425 Leal et al. Nov 2005 A1
20050282314 Lo et al. Dec 2005 A1
20060231233 Farid et al. Oct 2006 A1
20070273049 Khan et al. Nov 2007 A1
20070281471 Hurwitz et al. Dec 2007 A1
20070290376 Zhao et al. Dec 2007 A1
20080012144 Meyer Jan 2008 A1
20080230887 Sun et al. Sep 2008 A1
20090261468 Kroeninger et al. Oct 2009 A1
20100044885 Fuergut et al. Feb 2010 A1
20100203676 Theuss et al. Aug 2010 A1
Foreign Referenced Citations (74)
Number Date Country
19734794 Jul 1998 DE
0 393 997 Oct 1991 EP
0 459 493 Dec 1991 EP
0 720 225 Jul 1996 EP
0 720 234 Jul 1996 EP
0 794 572 Sep 1997 EP
0 844 665 May 1998 EP
0 936 671 Aug 1999 EP
0 989 608 Mar 2000 EP
1 032 037 Aug 2000 EP
55-163868 Dec 1980 JP
57-045959 Mar 1982 JP
59-208756 Nov 1984 JP
59-227143 Dec 1984 JP
60-010756 Jan 1985 JP
60-116239 Jun 1985 JP
60-195957 Oct 1985 JP
60-231349 Nov 1985 JP
61-039555 Feb 1986 JP
62-009639 Jan 1987 JP
63-033854 Feb 1988 JP
63-067762 Mar 1988 JP
63-188964 Aug 1988 JP
63-205935 Aug 1988 JP
63-233555 Aug 1988 JP
63-249345 Sep 1988 JP
63-289951 Sep 1988 JP
63-316470 Nov 1988 JP
64-054749 Mar 1989 JP
01-106456 Apr 1989 JP
01-175250 Jul 1989 JP
01-205544 Aug 1989 JP
01-251747 Oct 1989 JP
02-129948 May 1990 JP
03-069248 Jul 1991 JP
03-177060 Aug 1991 JP
04-098864 Mar 1992 JP
05-109975 Apr 1993 JP
05-129473 May 1993 JP
05-136323 Jun 1993 JP
5166992 Jul 1993 JP
05-283460 Oct 1993 JP
06-092076 Apr 1994 JP
06-140563 May 1994 JP
06-260532 Sep 1994 JP
07-017175 Jan 1995 JP
07-297344 Nov 1995 JP
07-312405 Nov 1995 JP
08-064634 Mar 1996 JP
08-083877 Mar 1996 JP
08-125066 May 1996 JP
08-190615 Jul 1996 JP
08-222682 Aug 1996 JP
08-306853 Nov 1996 JP
09-008205 Jan 1997 JP
09-008206 Jan 1997 JP
09-008207 Jan 1997 JP
09-092775 Apr 1997 JP
09-293822 Nov 1997 JP
10-022447 Jan 1998 JP
10-163401 Jun 1998 JP
10-199934 Jul 1998 JP
10-256240 Sep 1998 JP
10-334205 Dec 1998 JP
2000-150765 May 2000 JP
2000-556398 Oct 2000 JP
2001-060648 Mar 2001 JP
2002-043497 Feb 2002 JP
2008-285593 Nov 2008 JP
1994-0001979 Jan 1994 KR
10-0220154 Jun 1999 KR
2002-0049944 Jun 2002 KR
9956316 Nov 1999 WO
9967821 Dec 1999 WO
Non-Patent Literature Citations (9)
Entry
IBM Technical Disclosure Bulletin, “Microstructure Solder Mask by Means of a Laser”, vol. 36, Issue 11, p. 589, Nov. 1, 1993. (NN9311589).
Kim et al., “Application ofThrough Mold Via (TMV) as PoP base package”, 58th ECTC Proceedings, May 2008, Lake Buena Vista, FL, 6 pages, IEEE.
Scanlan, “Package-on-package (PoP) with Through-mold Vias”, Advanced Packaging, Jan. 2008, 3 pages, vol. 17, Issue 1, PennWell Corporation.
S.W. Youn et al., Microstructuring of 45 11m-Deep Dual Damascene Openings in SU-8/Si by UV-Assisted Thermal Imprinting with Opaque Mold, Jpn. J. Appl. Phys. 48 (2009) 06FH09.
Huemoeller et al., “Integrated Circuit Film Substrate Having Embedded Conductive Patterns and Vias”, U.S. Appl. No. 10/261,868, filed Oct. 1, 2002.
Hiner et al., “Printed Wiring Motherboard Having Bonded Interconnect Redistribution Mesa”, U.S. Appl. No. 10/992,371, filed Nov. 18, 2004.
Berry et al., “Direct-Write Wafer Level Chip Scale Package”, U.S. Appl. No. 11/289,826, filed Nov. 29, 2005.
Hue Moeller et al., “Build Up Motherboard Fabrication Method and Structure”, U.S. Appl. No. 11/824,395, filed Jun. 29, 2007.
Dunlap et al., “Thin Stackable Package and Method”, U.S. Appl. No. 12/630,586, filed Dec. 3, 2009.
Related Publications (1)
Number Date Country
20170294405 A1 Oct 2017 US
Continuations (1)
Number Date Country
Parent 12632170 Dec 2009 US
Child 15634861 US