Claims
- 1. A method for fabricating a bipolar transistor device in a semiconductor wafer, such method comprising the steps of:
- forming in said wafer an oxide isolation region which extends to the surface of said wafer;
- forming a buried collector of one conductivity type in said wafer which laterally extends to said oxide isolation region;
- forming in said wafer overlying said collector and extending to the surface of said wafer a base region of the opposite conductivity type in which is to be formed a base comprising an intrinsic base and a laterally adjoining extrinsic base having a base link portion and a base contact portion;
- forming an emitter of said one conductivity type on the surface of said wafer overlying said base region and having a lateral extent that is less than that of said base region;
- forming a self-aligned first spacer laterally adjoining said emitter and overlying said extrinsic base portion of said base region;
- oxidizing the portion of said base region which laterally extends beyond said extrinsic base portion thereof, to thereby define the lateral extent and alignment of said extrinsic base with respect to said emitter;
- removing said first spacer;
- doping said extrinsic base to enhance the conductivity thereof to a specified value for said base link portion thereof;
- forming a second self-aligned spacer laterally adjoining said emitter and overlying only the portion of said extrinsic base which is to constitute said base link;
- doping the portion of said extrinsic base which is not covered by said second spacer so as to enhance the conductivity thereof to a specified value for said base contact; and
- forming electrical connections to said collector, said emitter and said base contact.
- 2. A method as in claim 1 wherein a thin layer of silicon dioxide is formed on the surfaces of said emitter and said base region before forming said first spacer.
- 3. A method as in claim 2 wherein said first spacer is formed by depositing on the entire surface of said layer of silicon dioxide a first layer of masking material, and then anisotropically etching said first layer to expose the portion of said layer of silicon dioxide that overlies the portion of said base region which laterally extends beyond said extrinsic base.
- 4. A method as in claim 3 wherein said second spacer is formed by depositing on the entire top surface of said layer of silicon dioxide a second layer of masking material, and then anisotropically etching said second layer to expose the top surface of said emitter and the top surface of said base contact portion of said extrinsic base.
- 5. A method as in claim 4 wherein said first layer of masking material comprises oxynitride.
- 6. A method as in claim 5 wherein said first layer of masking material is anisotropically etched in a reactive ion-etching step utilizing a CF.sub.4 /O.sub.2 plasma to form said first spacer.
- 7. A method as in claim 6 wherein said first spacer is removed in a wet etching step utilizing hot phosphoric acid.
- 8. A method as in claim 4 wherein said second layer of masking material comprises silicon dioxide.
- 9. A method as in claim 8 wherein said second layer of masking material is anisotropically etched in a reactive ion-etching step utilizing a CHF.sub.3 /CO.sub.2 plasma.
RELATED APPLICATION
This application is a continuation-in-part of copending application Ser. No. 07/562,069, filed Aug. 2, 1990, now abandoned, which is a continuation-in-part of application Ser. No. 07/465,709, filed Jan. 16, 1990, which prior applications are now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0293850 |
Nov 1988 |
JPX |
0030245 |
Feb 9189 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Cuthbertson et al., "Self-Aligned Transistors with Polysilicon Emitters for Bipolar VLSI", IEEE Transactions on Electronic Devices, vol. Ed-32, No.2, Feb. 1985, pp. 242-247. |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
562069 |
Aug 1990 |
|
Parent |
465709 |
Jan 1990 |
|