Claims
- 1. A method of forming electrical junctions in semiconductor material comprising the steps of:
- exposing an oxide free region of the surface of a semiconductor material to an ambient including a dopant gas the concentration of which is from about 1 part per million to about 1 part per billion;
- heating the region to a temperature in the range of about 750.degree. C. to about 1100.degree. C.; and
- controlling the duration of exposure of the heated region to the said dopant gas to be in the range of about 0.5 to about 100 minutes.
- 2. The method of claim 1 wherein the ambient includes a reducing gas as a carrier gas.
- 3. The method of claim 2 wherein the ambient includes hydrogen.
- 4. The method of claim 1 further comprising the step of:
- controlling the depth of the electrical junction by altering the duration of said exposure.
- 5. The method of claim 1 further comprising the step of:
- controlling the concentration of the dopant in the junction by adjusting the concentration of the dopant gas in the ambient.
- 6. The method of claim 1 further comprising the preliminary steps of:
- exposing the surface to a reducing gas; and
- the surface to a temperature and
- heating sufficient to remove surface oxides.
- 7. The method of claim 6 wherein the reducing gas includes hydrogen.
- 8. The method of claim 1 wherein the region is heated before exposure to the dopant.
- 9. The method of claim 1 wherein the region includes semiconductor features having aspect ratios in the range of about 1 or higher.
- 10. The method of claim 1 wherein the ambient is an oxygen free environment including an inert gas.
- 11. The method of claim 1 comprising he further step of:
- selectively preventing exposure of portions of the region to the dopant gas by use of a masking material.
CROSS REFERENCE TO RELATED APPLICATIONS
This is a divisional application Ser. No. 07/694,309 filed on May 1, 1991, now U.S. Pat. No. 5,256,162.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5124272 |
Saito et al. |
Jun 1992 |
|
5183777 |
Doki et al. |
Feb 1993 |
|
Non-Patent Literature Citations (2)
Entry |
Hsueh in "Phosphorus diffusion in silicon using Phosphene" J. Electro Chem. Soc. Solid state sci. vol. 117(6), Jun. 1970, pp. 807-811. |
Garg et al. in "Use of POCl.sub.3 x for diffusion of phosphorus into silicon" Indian Journal of Technology vol. 8, May 1970, pp. 172-174. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
694309 |
May 1991 |
|