Claims
- 1. A method of forming an electrode on the surface of a semiconductor substrate which comprises the steps of:
- (A) depositing on the surface of a semiconductor substrate an insulation layer provided with at least one opening for contact between the electrode and the semiconductor substrate;
- (B) coating a plurality of spacer layers made of insulation material on the surface of the insulation layer inclusive of the contact opening;
- (C) selectively depositing a photoresist layer on the uppermost one of said plural spacer layers, said uppermost spacer layer in direct contact with the photoresist layers being designed to be etched at a lower rate than the immediately underlying spacer layer;
- (D) using the photoresist layer as a mask to selectively etch the spacer layers until the opening of the insulation layer is exposed;
- (E) depositing a metal layer on the surface of the semiconductor substrate through the opening of the insulation layer and on the surface of the photoresist layer; and
- (F) removing the photoresist layer and the portions of the metal layer formed thereon, such that that portion of the metal layer which is deposited on the surface of the semiconductor substrate exposed through the contact opening constitutes the electrode and the spacer layers remaining on the insulation layer form protective layers for the surface of the semiconductor substrate.
- 2. The method according to claim 1, wherein the plural spacer layers are selected from the group consisting of doped and undoped silicon oxide layers, an undoped polycrystalline silicon layer and a silicon nitride layer.
- 3. The method according to claim 1, wherein the step of (E) is carried out by vapor deposition or sputtering; and the particles of the material of the metal layer are deposited on the surface of the silicon substrate by being scattered in a direction inclined to said surface, instead of in a direction perpendicular thereto.
- 4. The method according to claim 1, wherein the plural spacer layers are formed of an upper layer contacting the photoresist layers and a lower layer formed on the underside of said upper layer.
- 5. The method according to claim 4, wherein the lower spacer layer is a silicon oxide film doped with phosphorus, and the upper spacer layer is an undoped film of silicon oxide, and which includes the step of etching the upper and lower spacer layers by a solution of ammonium fluoride.
- 6. The method according to claim 5, wherein the ratio of the thickness of the upper spacer layer to that of the lower spacer layer falls within the range of about 1:1 to 1:3.
- 7. The method according to claim 6, wherein the upper spacer layer has a thickness of not less than 1 micron.
- 8. The method of claim 1 wherein said metal layer is further deposited on those portions of the surface of said insulation layer which are at the edge of said contact opening.
Priority Claims (1)
Number |
Date |
Country |
Kind |
51-63561 |
Jun 1976 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a division of application Ser. No. 959,219, filed Nov. 9, 1978, now abandoned, which is a continuation-in-part application of Ser. No. 802,867 filed June 2, 1977, now abandoned and assigned to the same assignee as the present invention.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
959219 |
Nov 1978 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
802867 |
Jun 1977 |
|