The above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
The present invention will now be described more fully with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown. The invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete. In the drawings, the thicknesses of layers and regions are exaggerated for clarity. Like reference numerals in the drawings denote like elements, and thus their description will be omitted.
In operation S20, an optical proximity effect correction (OPC) is performed on the basic layout to form an OPC layout. As a result of performing the OPC, OPC data related to the distortion of a pattern caused by the optical proximity effect can be obtained. The pattern of the basic layout is corrected based on the OPC data to form the OPC layout.
In operation S30, the presence of areas, regions, or portions of the basic layout where the patterns or portions of patterns are not linear, i.e., nonlinear regions, are determined, to define nonlinear regions and linear regions. For example, nonlinear regions of patterns, such as ends or curved parts, can be determined using an appropriate graphic tool. Alternatively, linear regions can be determined from the basic layout to define nonlinear and linear regions.
In operation S40, the nonlinear regions determined above are emulated using the OPC layout to form an image contour of the non-linear regions. While a layout is generally constructed of polygons, an image contour provides curved lines and an outline which is very similar to the eventual image of the pattern.
In operation S50, the linear regions are not emulated using the OPC layout; instead, the linear regions of the basic layout are determined directly as an image contour of the linear regions.
In operation S60, the image contour of the nonlinear regions and the image contour of the linear regions are combined to finally form an image contour of the entire semiconductor chip.
A large amount of time is generally required to extract the image contour of the entire semiconductor chip from the OPC layout. Therefore, for those regions where distortion caused by an optical proximity effect occurs such as the non-linear regions, an image contour can be extracted from an OPC layout, and for the remaining regions such as the linear regions, a basic layout may be determined as an image contour. As a result, the time required to form an image contour of an entire semiconductor chip is considerably reduced.
In a case where a pattern is to be formed using SADP, an image contour of a first hard mask pattern can be used to predict a second hard mask pattern that is formed based on the first hard mask pattern. If the second hard mask pattern predicted from the image contour of the first hard mask pattern is different from a desired pattern, a thin film deposition process or an etching process used for patterning may be adjusted or a layout of the first hard mask pattern may be changed to obtain the desired pattern. Thus, the time required to form the image contour of the first hard mask pattern can be reduced, to thereby reduce design and processing time.
An image contour can be used to predict a shape of a pattern of a gate of a transistor so as to predict the electrical characteristics of the transistor related to the shape of the pattern of the gate.
In a gate pattern of a flash memory device, the ratio of nonlinear regions of the gate pattern is below 10% relative to the entire gate pattern; a majority of the gate pattern is represented by linear regions. An image contour of the gate pattern of the flash memory can be formed using the method of forming the image contour according to the present invention. As a result, the time required for forming the image contour of the overall device pattern can be drastically reduced.
Accordingly, according to the present invention, a time required to form an image contour of an overall device pattern can be reduced, to thereby reduce TAT for the device.
An image contour formed according to the present invention can be applied, for example, to the formation of flash memory devices and other semiconductor devices. In addition, the image contour according to the present invention can be applied to a gate pattern and to other types of patterns, such as a bit line or metal line.
As described above, in a method of forming an image contour according to the present invention, a layout of a semiconductor device can be divided or partitioned into nonlinear regions and linear regions. The nonlinear regions can be emulated using an OPC layout to form an image contour of nonlinear regions. The linear regions of the basic layout can be used directly to form an image contour of linear regions. The image contours of the nonlinear regions and linear regions are then combined to effectively form an image contour of a pattern of an entire chip within a relatively short time period.
While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.
| Number | Date | Country | Kind |
|---|---|---|---|
| 10-2006-0093730 | Sep 2006 | KR | national |