Embodiments of the present invention relate generally to methods for forming contacts in the fabrication of semiconductor devices. In particular, an embodiment of the present invention relates to a method for forming self-aligned contacts for a power MOSFET.
Contacts facilitate the electrical connection of semiconductor device components. Various methods and means may be employed in the forming of such contacts including photolithography. Photolitographic processes are often employed to pattern various layers on a wafer in order to produce circuit features positioned as specified in a circuit diagram. Such processes generally entail operations such as depositing a layer of photoresist onto a layer to be patterned, and exposing the photoresist using an exposure tool and a template. These templates are known as reticles or masks. During the exposure process, the reticle is imaged onto the photoresist by directing radiant energy (e.g., ultraviolet light) through the reticle. The image projected onto the photoresist selectively exposes it in a desired pattern.
Exposure tools may be limited in their capacity to facilitate the proper dimensioning and alignment of contact structures in the semiconductor device fabrication process. One limitation of such exposure tools is their resolution limit. The resolution limit of an exposure tool is defined as the minimum feature dimension that the exposure tool can repeatedly expose onto the resist, and is a function of amongst other things its depth of focus. In addition, limitations in the alignment capability of the exposure tool may be exposed by the necessity of precisely aligning the respective structures that constitute the semiconductor device. The misalignment of such device structures may result in a fatal defect of the semiconductor device.
Utlilizing the aforementioned exposure tools, there are two methods of making contact to the gate material filling the trenches in a trench power MOSFET. The first method illustrated schematically in
The second method is illustrated by
A drawback of the first method is the large height differences found in the topology of the front surface. Because of the restricted depth of focus of exposure tools, the uneven topography of the real estate surrounding the gate bus area presents a severe limitation to the minimum feature size which can be printed by photolithography. This is because the differences in the height dimensions that are presented by such topologies test the resolution limit of exposure tools. The second method solves the issue of the height difference in the surface topology but has to rely on the alignment capability of the exposure tool, where even a small misalignment may result in an increased danger of leakage current or even an electric short between the gate and source electrodes. Moreover, the second method does not facilitate an easy integration of polysilicon devices with the main MOSFET, as the entire polysilicon layer from which such may be formed is etched away.
Accordingly, a need exists for a method for providing self aligned contacts while providing a flat surface for all critical exposures of photoresist masks. The present invention provides a method which accomplishes the above mentioned need.
For instance, one embodiment of the present invention provides a method and system for providing a self aligned trench power MOSFET is disclosed. The method includes, etching trenches in a substrate through a mask of silicon nitride deposited on an oxide layer, forming a gate oxide layer on the walls of the trenches, applying polysilicon to fill the trenches and to cover the surface of the mask of silicon nitride, removing the excess of polysilicon from the surface of the silicon nitride mask by CMP, and applying a photoresist mask to cover a location of a gate bus. The method further includes recessing polysilicon plugs formed in trenches that are located in the active area to form recesses above the polysilicon plugs, filling recesses formed above the polysilicon plugs formed in trenches that are located in the active area with an insulator, applying a fourth photo resist mask to define contact windows that are opened in the nitride layer, and selectively etching the silicon nitride film and leaving flat surfaced oxide buttons covering the trenches that are located in the active area. Moreover, electric contact trenches are defined using self-aligned spacer operations, and a fifth photo resist mask is applied to pattern metal contacts that reach the semiconductor device active areas. A flat surface is provided for all critical exposures of the photo resist masks.
In one embodiment the method provides for the integration of semiconductor devices (diodes) formed in a wide trench. The wide trench is filled with a polycrystalline film having a semiconductor device formed therein that is integrated with a transistor formed in the active transistor area.
These and other advantages of the present invention will no doubt become obvious to those of ordinary skill in the art after having read the following detailed description of the preferred embodiments which are illustrated in the drawing figures.
The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Reference will now be made in detail to the preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with the preferred embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be obvious to one of ordinary skill in the art that the present invention may be practiced without these specific details. In other instances, well known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present invention.
A photoresist mask (third) may then be applied to the resultant surface to distinguish between the active area of the main MOSFET and a future gate bus area. The polysilicon film 315 may be thereafter recessed below the front surface of the silicon substrate in the main MOSFET region by selective dry etching. This leaves the polycrystalline film 315 occupying the active area trenches 311 recessed while the polycrystalline film 315 occupying the gate area trench 313 remains coincident with the top surface of the SiN layer 305 of the hard mask.
It should be appreciated that the final device structure according to exemplary embodiments of the present invention features a trench gated arrangement. As is shown in
According to exemplary embodiments, semiconductor devices made in the polycrystalline silicon layer may be integrated onto a single chip along with the main transistor. This can be accomplished where the polysilicon film is placed in a wide trench and is isolated from the main transistor by an oxide film lining the trench walls (as is described herein with reference to
A photoresist mask (third) may then be applied to the resultant flat surface to distinguish between the active area of the main MOSFET and other circuit areas. The polysilicon film 415 is thereafter recessed below the front surface of the silicon substrate in the main MOSFET region by selective dry etching. This leaves the polycrystalline film 415 occupying the active area trenches 411 and 412, and the wide trench 413 recessed. The structure shown in
Embodiments of the present invention facilitate the easy integration of polysilicon devices (e.g., diodes) that may be placed on the surface of a substrate and may need to be electrically isolated from the main MOSFET. As previously mentioned, the polysilicon material used to form the diodes may be placed within a wide trench well. This material may be isolated from the silicon substrate by an oxide film and may be formed to exhibit a thickness equal in dimension to the trench depth. This may be accomplished during CMP operations that results in the removal of excess polysilicon from the surface of the hard mask.
According to one embodiment, the integrated polysilicon device may be isolated from the main transistor by a thin gate oxide film in the final device structure. This facilitates the integration of polysilicon diodes that may be employed as temperature sensors. However, if the polysilicon diode may be used as protection against gate oxide damage by electrostatic discharge (ESD protection), the oxide isolation structure needs to be much thicker than the gate oxide film. Such a structure may be provided by first etching and oxidizing the trenches formed in the active area, and subsequently etching and oxidizing the wide trench used in the integration of the polysilicon diode, in two independent process steps. Such a process formulation may be more complex and expensive, but may be easily performed.
At step 501, trenches are formed in a substrate through a mask of silicon nitride deposited on an oxide layer. According to exemplary embodiments, a dry etching process may be employed in the formation of the trenches. According to one embodiment, a reactive ion etching (RIE) process may be employed to form the trenches.
At step 503, a gate oxide layer is formed on the walls of the trenches formed in step 501. After the trenches are formed, a deposition of a gate oxide 317 lining the trench walls may be performed. At step 505, polysilicon is used to fill the trenches and to cover the surface of the mask of silicon nitride (see step 501). This may be accomplished by depositing a polycrystalline film over the gate oxide layer (e,g., 317) to fill the trench grooves with gate material.
At step 507, excess polysilicon is removed from the surface of the mask of silicon nitride (SiN). According to one embodiment, excess polysilicon may be removed from the surface of the SiN layer (e.g., 305) of the hard mask by CMP, leaving a flat surface coincident with the top surface of the SiN layer.
At step 509, a photoresist mask is provided to cover a future location of a gate bus. The photoresist mask may be applied to distinguish between the active area of the main MOSFET and a future gate bus area.
At step 511, the polysilicon plugs (e.g., polysilicon film 315) formed in the trenches that are located in the active area are etched to form recesses in the area located above the polysilicon plugs. According to exemplary embodiments, the polysilicon plugs (e.g., polysilicon film 315) may be recessed below the front surface of the silicon 20 substrate in the main MOSFET region by selective dry etching. This leaves the polycrystalline film (e.g., 315) occupying the active area trenches (e.g., 311) recessed while the polycrystalline film (e.g., 315) that occupies the gate area trench (e.g., 313) remains coincident with the top surface of the SiN layer (e.g., 305) of the hard mask.
At step 513, the recesses formed above the polysilicon plugs formed in the trenches that are located in the active area are filled with an insulator film (e.g., 319). According to exemplary embodiments, insulator film 319 may be deposited and then planarized by CMP processes resulting in a filling of the voids above the recessed polysilicon. After excess material is removed by CMP processes, the flat surface of the hard mask is exposed.
At step 515, a fourth photo resist mask is applied to define contact windows (e.g., 323) that may be opened in the nitride layer. These windows facilitate the implantation of semiconductor device source regions (e.g., 321). In the active area, at step 517, the SiN film may thereafter be selectively etched away leaving the flat surfaced oxide buttons to cover the trenches that are located there (see
At step 519, electrical contact trenches are defined using a self-aligned spacer method (see
At step 601, oxide spacers (e.g., 325) are created along the walls of contact windows (e.g., 323). According to exemplary embodiments, oxide spacers are created by the deposition of an oxide CVD film coupled with an anisotropic etch back of the oxide film by an RIE process.
At step 603, in the contact areas, the silicon surface is etched in a second RIE operation. According to exemplary embodiments, the surface is etched to form a shallow trench that extends through the source region. And, at step 605, a contact implant is formed at the bottom of the trench to increase the dopant concentration in the body well at the contact interface. It should be appreciated that the source region may be contacted along the side walls of the contact trenches by a metal contact (see step 521,
As noted above with reference to exemplary embodiments thereof, the present invention provides a method for providing self aligned contacts in a trench power MOSFET. The method includes, etching trenches in a substrate through a mask of silicon nitride deposited on an oxide layer, forming a gate oxide layer on the walls of the trenches, applying polysilicon to fill the trenches and to cover the surface of the mask of silicon nitride, applying a photoresist mask to cover a location of a gate bus and removing the polysilicon from the surface of the mask of silicon nitride. The method further includes recessing polysilicon plugs formed in trenches that are located in the active area to form recesses above the polysilicon plugs, filling recesses formed above the polysilicon plugs formed in trenches that are located in the active area with an insulator, applying a fourth photo resist mask to define contact windows that are opened in the nitride layer, and selectively etching the silicon nitride film and leaving flat surfaced oxide buttons covering the trenches that are located in the active area. Moreover, electric contact trenches are defined using self-aligned spacer operations, and a fifth photo resist mask is applied to pattern metal contacts that contact the semiconductor device active areas.
The foregoing descriptions of specific embodiments of the present invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and obviously many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to best explain the principles of the invention and its practical application, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims appended hereto and their equivalents.
Number | Name | Date | Kind |
---|---|---|---|
4922371 | Gray et al. | May 1990 | A |
5055896 | Williams et al. | Oct 1991 | A |
5072266 | Bulucea et al. | Dec 1991 | A |
5321289 | Baba et al. | Jun 1994 | A |
5416351 | Ito et al. | May 1995 | A |
5430315 | Rumennik | Jul 1995 | A |
5468667 | Diaz et al. | Nov 1995 | A |
5502320 | Yamada | Mar 1996 | A |
5519242 | Avery | May 1996 | A |
5567634 | Hebert et al. | Oct 1996 | A |
5637898 | Baliga | Jun 1997 | A |
5637900 | Ker et al. | Jun 1997 | A |
5648283 | Tsang et al. | Jul 1997 | A |
5661322 | Williams et al. | Aug 1997 | A |
5850095 | Chen et al. | Dec 1998 | A |
5998833 | Baliga | Dec 1999 | A |
5998836 | Williams | Dec 1999 | A |
5998837 | Williams | Dec 1999 | A |
6044018 | Sung et al. | Mar 2000 | A |
6046470 | Williams et al. | Apr 2000 | A |
6049108 | Williams et al. | Apr 2000 | A |
6078090 | Williams et al. | Jun 2000 | A |
6140678 | Grabowski et al. | Oct 2000 | A |
6168996 | Numazawa et al. | Jan 2001 | B1 |
6211018 | Nam et al. | Apr 2001 | B1 |
6255683 | Radens et al. | Jul 2001 | B1 |
6268242 | Williams et al. | Jul 2001 | B1 |
6277695 | Williams et al. | Aug 2001 | B1 |
6347026 | Sung et al. | Feb 2002 | B1 |
6365462 | Baliga | Apr 2002 | B2 |
6365941 | Rhee | Apr 2002 | B1 |
6391721 | Nakagawa | May 2002 | B2 |
6413822 | Williams et al. | Jul 2002 | B2 |
6514839 | Ker et al. | Feb 2003 | B1 |
6548860 | Hshieh et al. | Apr 2003 | B1 |
6631060 | Su et al. | Oct 2003 | B2 |
6642109 | Lee et al. | Nov 2003 | B2 |
6645802 | Li et al. | Nov 2003 | B1 |
6661054 | Nakamura | Dec 2003 | B1 |
6680833 | Morishita | Jan 2004 | B2 |
6700158 | Cao et al. | Mar 2004 | B1 |
6855593 | Andoh et al. | Feb 2005 | B2 |
6861701 | Williams et al. | Mar 2005 | B2 |
6919603 | Brodsky et al. | Jul 2005 | B2 |
6927455 | Narazaki | Aug 2005 | B2 |
7019368 | McCollum et al. | Mar 2006 | B1 |
7419878 | Williams et al. | Sep 2008 | B2 |
7482218 | McCollum et al. | Jan 2009 | B1 |
7544545 | Chen et al. | Jun 2009 | B2 |
20020074585 | Tsang et al. | Jun 2002 | A1 |
20030030092 | Darwish et al. | Feb 2003 | A1 |
20030071310 | Salling et al. | Apr 2003 | A1 |
20040075145 | Shibib | Apr 2004 | A1 |
20040124472 | Lin et al. | Jul 2004 | A1 |
20050036251 | Mallikarjunaswamy et al. | Feb 2005 | A1 |
20060268479 | Bischof | Nov 2006 | A1 |
Number | Date | Country |
---|---|---|
0 620 588 | Oct 1994 | EP |
1 186 023 | Mar 2002 | EP |
1351313 | Oct 2003 | EP |
1403914 | Mar 2004 | EP |
S62-279677 | Mar 1987 | JP |
H06-350090 | Dec 1994 | JP |
09-129877 | May 1997 | JP |
2000091344 | Mar 2000 | JP |
2002246596 | Aug 2002 | JP |
20020016080 | Sep 2002 | JP |
20020110978 | Oct 2003 | JP |
2004134793 | Apr 2004 | JP |
0065646 | Nov 2000 | WO |
0199177 | Dec 2001 | WO |
Number | Date | Country | |
---|---|---|---|
20040058481 A1 | Mar 2004 | US |